# Computer Architecture Lecture 4a: More Caches Prof. Onur Mutlu ETH Zürich Fall 2018 27 September 2018 # Review Cache Lectures (from Spring 2018) - Memory Organization and Technology (Lecture 23b) - https://www.youtube.com/watch?v=rvBdJ1ZLo2M - Memory Hierarchy and Caches (Lecture 24) - https://www.youtube.com/watch?v=sweCA3836C0 - More Caches (Lecture 25a) - https://www.youtube.com/watch?v=kMUZKjaPNWo - Virtual Memory (Lecture 25b) - https://www.youtube.com/watch?v=na-JL1nVTSU # Recall: Handling Writes (I) - When do we write the modified data in a cache to the next level? - Write through: At the time the write happens - Write back: When the block is evicted - Write-back - + Can combine multiple writes to the same block before eviction - □ Potentially saves bandwidth between cache levels + saves energy - -- Need a bit in the tag store indicating the block is "dirty/modified" - Write-through - + Simpler - + All levels are up to date. Consistency: Simpler cache coherence because no need to check close-to-processor caches' tag stores for presence - -- More bandwidth intensive; no combining of writes # Handling Writes (II) - What if the processor writes to an entire block over a small amount of time? - Is there any need to bring the block into the cache from memory in the first place? - Ditto for a portion of the block, i.e., subblock - E.g., 4 bytes out of 64 bytes #### Sectored Caches - Idea: Divide a block into subblocks (or sectors) - Have separate valid and dirty bits for each sector - When is this useful? (Think writes...) - ++ No need to transfer the entire cache block into the cache (A write simply validates and updates a subblock) - ++ More freedom in transferring subblocks into the cache (a cache block does not need to be in the cache fully) (How many subblocks do you transfer on a read?) - -- More complex design - -- May not exploit spatial locality fully when used for reads | v d subblock v d subblock • • • • v d subblock tag | |---------------------------------------------------------------| |---------------------------------------------------------------| #### Instruction vs. Data Caches Separate or Unified? #### Unified: - + Dynamic sharing of cache space: no overprovisioning that might happen with static partitioning (i.e., split I and D caches) - -- Instructions and data can thrash each other (i.e., no guaranteed space for either) - -- I and D are accessed in different places in the pipeline. Where do we place the unified cache for fast access? - First level caches are almost always split - Mainly for the last reason above - Second and higher levels are almost always unified # Multi-level Caching in a Pipelined Design - First-level caches (instruction and data) - Decisions very much affected by cycle time - Small, lower associativity - Tag store and data store accessed in parallel - Second-level caches - Decisions need to balance hit rate and access latency - Usually large and highly associative; latency not as important - Tag store and data store accessed serially - Serial vs. Parallel access of levels - Serial: Second level cache accessed only if first-level misses - Second level does not see the same accesses as the first - First level acts as a filter (filters some temporal and spatial locality) - Management policies are therefore different # Cache Performance (for Your Review) See Lecture 25a (More Caches) from Digital Circuits Spring 2018 <a href="http://www.youtube.com/watch?v=kMUZKjaPNWo">http://www.youtube.com/watch?v=kMUZKjaPNWo</a> #### Cache Parameters vs. Miss/Hit Rate - Cache size - Block size - Associativity - Replacement policy - Insertion/Placement policy #### Cache Size - Cache size: total data (not including tag) capacity - bigger can exploit temporal locality better - not ALWAYS better - Too large a cache adversely affects hit and miss latency - smaller is faster => bigger is slower - access time may degrade critical path - Too small a cache - doesn't exploit temporal locality well - useful data replaced often - Working set: the whole set of data the executing application references - Within a time interval #### Block Size - Block size is the data that is associated with an address tag - not necessarily the unit of transfer between hierarchies - Sub-blocking: A block divided into multiple pieces (each w/ V/D bits) - Too small blocks - don't exploit spatial locality well - have larger tag overhead - Too large blocks - □ too few total # of blocks → less temporal locality exploitation - waste of cache space and bandwidth/energy if spatial locality is not high # Large Blocks: Critical-Word and Subblocking - Large cache blocks can take a long time to fill into the cache - fill cache line critical word first - restart cache access before complete fill - Large cache blocks can waste bus bandwidth - divide a block into subblocks - associate separate valid and dirty bits for each subblock - Recall: When is this useful? #### Associativity - How many blocks can be present in the same index (i.e., set)? - Larger associativity - lower miss rate (reduced conflicts) - higher hit latency and area cost (plus diminishing returns) - Smaller associativity - lower cost - lower hit latency - Especially important for L1 caches Is power of 2 associativity required? # End of Cache Performance (for Your Review) See Lecture 25a (More Caches) from Digital Circuits Spring 2018 <a href="http://www.youtube.com/watch?v=kMUZKjaPNWo">http://www.youtube.com/watch?v=kMUZKjaPNWo</a> #### Classification of Cache Misses #### Compulsory miss - first reference to an address (block) always results in a miss - subsequent references should hit unless the cache block is displaced for the reasons below #### Capacity miss - cache is too small to hold everything needed - defined as the misses that would occur even in a fullyassociative cache (with optimal replacement) of the same capacity #### Conflict miss defined as any miss that is neither a compulsory nor a capacity miss # How to Reduce Each Miss Type #### Compulsory - Caching cannot help - Prefetching can: Anticipate which blocks will be needed soon #### Conflict - More associativity - Other ways to get more associativity without making the cache associative - Victim cache - Better, randomized indexing - Software hints? #### Capacity - Utilize cache space better: keep blocks that will be referenced - Software management: divide working set and computation such that each "computation phase" fits in cache #### How to Improve Cache Performance - Three fundamental goals - Reducing miss rate - Caveat: reducing miss rate can reduce performance if more costly-to-refetch blocks are evicted - Reducing miss latency or miss cost - Reducing hit latency or hit cost - The above three together affect performance ## Improving Basic Cache Performance #### Reducing miss rate - More associativity - Alternatives/enhancements to associativity - Victim caches, hashing, pseudo-associativity, skewed associativity - Better replacement/insertion policies - Software approaches #### Reducing miss latency/cost - Multi-level caches - Critical word first - Subblocking/sectoring - Better replacement/insertion policies - Non-blocking caches (multiple cache misses in parallel) - Multiple accesses per cycle - Software approaches # Cheap Ways of Reducing Conflict Misses - Instead of building highly-associative caches: - Victim Caches - Hashed/randomized Index Functions - Pseudo Associativity - Skewed Associative Caches - **..** # Victim Cache: Reducing Conflict Misses - Jouppi, "Improving Direct-Mapped Cache Performance by the Addition of a Small Fully-Associative Cache and Prefetch Buffers," ISCA 1990. - Idea: Use a small fully-associative buffer (victim cache) to store recently evicted blocks - + Can avoid ping ponging of cache blocks mapped to the same set (if two cache blocks continuously accessed in nearby time conflict with each other) - -- Increases miss latency if accessed serially with L2; adds complexity # Hashing and Pseudo-Associativity - Hashing: Use better "randomizing" index functions - + can reduce conflict misses - by distributing the accessed memory blocks more evenly to sets - Example of conflicting accesses: strided access pattern where stride value equals number of sets in cache - -- More complex to implement: can lengthen critical path - Pseudo-associativity (Poor Man's associative cache) - Serial lookup: On a miss, use a different index function and access cache again - Given a direct-mapped array with K cache blocks - Implement K/N sets - Given address Addr, <u>sequentially</u> look up: {0,Addr[lg(K/N)-1: 0]}, {1,Addr[lg(K/N)-1: 0]}, ..., {N-1,Addr[lg(K/N)-1: 0]} - + Less complex than N-way; -- Longer cache hit/miss latency #### Skewed Associative Caches - Idea: Reduce conflict misses by using different index functions for each cache way - Seznec, "A Case for Two-Way Skewed-Associative Caches," ISCA 1993. ### Skewed Associative Caches (I) Basic 2-way associative cache structure ### Skewed Associative Caches (II) - Skewed associative caches - Each bank has a different index function #### Skewed Associative Caches (III) - Idea: Reduce conflict misses by using different index functions for each cache way - Benefit: indices are more randomized (memory blocks are better distributed across sets) - Less likely two blocks have same index (esp. with strided access) - Reduced conflict misses - Cost: additional latency of hash function Seznec, "A Case for Two-Way Skewed-Associative Caches," ISCA 1993. # Software Approaches for Higher Hit Rate - Restructuring data access patterns - Restructuring data layout - Loop interchange - Data structure separation/merging - Blocking - **..** ### Restructuring Data Access Patterns (I) - Idea: Restructure data layout or data access patterns - Example: If column-major - □ x[i+1,j] follows x[i,j] in memory - x[i,j+1] is far away from x[i,j] #### Poor code ``` for i = 1, rows for j = 1, columns sum = sum + x[i,j] ``` #### Better code ``` for j = 1, columns for i = 1, rows sum = sum + x[i,j] ``` - This is called loop interchange - Other optimizations can also increase hit rate - Loop fusion, array merging, ... - What if multiple arrays? Unknown array size at compile time? # Restructuring Data Access Patterns (II) #### Blocking - Divide loops operating on arrays into computation chunks so that each chunk can hold its data in the cache - Avoids cache conflicts between different chunks of computation - Essentially: Divide the working set so that each piece fits in the cache - But, there are still self-conflicts in a block - 1. there can be conflicts among different arrays - 2. array sizes may be unknown at compile/programming time # Restructuring Data Layout (I) ``` struct Node { struct Node* next; int key; char [256] name; char [256] school; while (node) { if (node→key == input-key) { // access other fields of node node = node \rightarrow next; ``` - Pointer based traversal (e.g., of a linked list) - Assume a huge linked list (1B nodes) and unique keys - Why does the code on the left have poor cache hit rate? - "Other fields" occupy most of the cache line even though rarely accessed! # Restructuring Data Layout (II) ``` struct Node { struct Node* next; int key; struct Node-data* node-data; struct Node-data { char [256] name; char [256] school; while (node) { if (node→key == input-key) { // access node → node-data node = node \rightarrow next; ``` - Idea: separate frequentlyused fields of a data structure and pack them into a separate data structure - Who should do this? - Programmer - Compiler - Profiling vs. dynamic - Hardware? - Who can determine what is frequently used? ### Improving Basic Cache Performance #### Reducing miss rate - More associativity - Alternatives/enhancements to associativity - Victim caches, hashing, pseudo-associativity, skewed associativity - Better replacement/insertion policies - Software approaches #### Reducing miss latency/cost - Multi-level caches - Critical word first - Subblocking/sectoring - Better replacement/insertion policies - Non-blocking caches (multiple cache misses in parallel) - Multiple accesses per cycle - Software approaches ## Miss Latency/Cost - What is miss latency or miss cost affected by? - Where does the miss get serviced from? - Local vs. remote memory - What level of cache in the hierarchy? - Row hit versus row miss in DRAM - Queueing delays in the memory controller and the interconnect - **...** - How much does the miss stall the processor? - Is it overlapped with other latencies? - Is the data immediately needed? - ... ## Memory Level Parallelism (MLP) - Memory Level Parallelism (MLP) means generating and servicing multiple memory accesses in parallel [Glew' 98] - Several techniques to improve MLP (e.g., out-of-order execution) - MLP varies. Some misses are isolated and some parallel How does this affect cache replacement? ## Traditional Cache Replacement Policies - Traditional cache replacement policies try to reduce miss count - Implicit assumption: Reducing miss count reduces memoryrelated stall time - Misses with varying cost/MLP breaks this assumption! - Eliminating an isolated miss helps performance more than eliminating a parallel miss - Eliminating a higher-latency miss could help performance more than eliminating a lower-latency miss ## An Example Misses to blocks P1, P2, P3, P4 can be parallel Misses to blocks S1, S2, and S3 are isolated Two replacement algorithms: - 1. Minimizes miss count (Belady's OPT) - 2. Reduces isolated miss (MLP-Aware) For a fully associative cache containing 4 blocks #### Fewest Misses $\neq$ Best Performance #### MLP-Aware Cache Replacement - How do we incorporate MLP into replacement decisions? - Qureshi et al., "A Case for MLP-Aware Cache Replacement," ISCA 2006. - Reading for review #### A Case for MLP-Aware Cache Replacement Moinuddin K. Qureshi Daniel N. Lynch Onur Mutlu Yale N. Patt Department of Electrical and Computer Engineering The University of Texas at Austin {moin, lynch, onur, patt}@hps.utexas.edu #### Other Recommended Cache Papers (I) Qureshi et al., "Adaptive Insertion Policies for High Performance Caching," ISCA 2007. #### Adaptive Insertion Policies for High Performance Caching ``` Moinuddin K. Qureshi† Aamer Jaleel§ Yale N. Patt† Simon C. Steely Jr.§ Joel Emer§ ``` ``` †ECE Department §Intel Corporation, VSSAD The University of Texas at Austin Hudson, MA {moin, patt}@hps.utexas.edu {aamer.jaleel, simon.c.steely.jr, joel.emer}@intel.com ``` #### Other Recommended Cache Papers (II) Seshadri et al., "The Evicted-Address Filter: A Unified Mechanism to Address Both Cache Pollution and Thrashing," PACT 2012. # The Evicted-Address Filter: A Unified Mechanism to Address Both Cache Pollution and Thrashing Vivek Seshadri† vseshadr@cs.cmu.edu Onur Mutlu† onur@cmu.edu Michael A Kozuch\* michael.a.kozuch@intel.com Todd C Mowry† tcm@cs.cmu.edu <sup>†</sup>Carnegie Mellon University \*Intel Labs Pittsburgh #### Other Recommended Cache Papers (III) Pekhimenko et al., "Base-Delta-Immediate Compression: Practical Data Compression for On-Chip Caches," PACT 2012. # Base-Delta-Immediate Compression: Practical Data Compression for On-Chip Caches Gennady Pekhimenko† gpekhime@cs.cmu.edu Michael A. Kozuch\* michael.a.kozuch@intel.com Vivek Seshadri† vseshadr@cs.cmu.edu Phillip B. Gibbons\* phillip.b.gibbons@intel.com Onur Mutlu† onur@cmu.edu Todd C. Mowry† tcm@cs.cmu.edu <sup>†</sup>Carnegie Mellon University \*Intel Labs Pittsburgh # Hybrid Cache Replacement (Selecting Between Multiple Replacement Policies) #### Hybrid Cache Replacement - Problem: Not a single policy provides the highest performance - For any given set - For the entire cache overall - Idea: Implement both policies and pick the one that is expected to perform best at runtime - On a per-set basis or for the entire cache - + Higher performance - -- Higher cost, complexity; Need selection mechanism - How do you determine the best policy? - Implement multiple tag stores, each following a particular policy - Find the best and have the main tag store follow the best policy #### Terminology - Tag Store is also called Tag Directory - Main Tag Store/Directory (MTD) - Tag Store that is actually used to keep track of the block addresses present in the cache - Auxiliary Tag Store/Directory (ATD-PolicyX) - Tag Store that is used to emulate a policy X - Not used for tracking the block addresses present in the cache - Used for tracking what the block addresses in the cache would have been if the cache were following Policy X # Tournament Selection (TSEL) of Replacement Policies for a Single Set | ATD-Policy1 | ATD-Policy2 | Saturating Counter (SCTR) | | |-------------|-------------|--------------------------------|--| | HIT | HIT | Unchanged | | | MISS | MISS | Unchanged | | | HIT | MISS | += Cost of Miss in ATD-Policy2 | | | MISS | HIT | -= Cost of Miss in ATD-Policy1 | | #### Extending TSEL to All Sets Implementing TSEL on a per-set basis is expensive Counter overhead can be reduced by using a global counter #### Dynamic Set Sampling (DSS) Not all sets are required to decide the best policy Have the ATD entries only for few sets. Sets that have ATD entries (B, E, G) are called leader sets #### Dynamic Set Sampling (DSS) How many sets are required to choose best performing policy? - ☐ Bounds using analytical model and simulation (in paper) - ☐ DSS with 32 leader sets performs similar to having all sets - □ Last-level cache typically contains 1000s of sets, thus ATD entries are required for only 2%-3% of the sets ATD overhead can further be reduced by using MTD to always simulate one of the policies (say Policy1) #### Sampling Based Adaptive Replacement (SBAR) The storage overhead of SBAR is less than 2KB (0.2% of the baseline 1MB cache) #### Results for SBAR #### SBAR adaptation to phases SBAR selects the best policy for each phase of this application # Enabling Multiple Outstanding Misses ## Handling Multiple Outstanding Accesses - Question: If the processor can generate multiple cache accesses, can the later accesses be handled while a previous miss is outstanding? - Goal: Enable cache access when there is a pending miss - Goal: Enable multiple misses in parallel - Memory-level parallelism (MLP) - Solution: Non-blocking or lockup-free caches - Kroft, "Lockup-Free Instruction Fetch/Prefetch Cache Organization," ISCA 1981. ## Handling Multiple Outstanding Accesses - Idea: Keep track of the status/data of misses that are being handled in Miss Status Handling Registers (MSHRs) - A cache access checks MSHRs to see if a miss to the same block is already *pending*. - If pending, a new request is not generated - If pending and the needed data available, data forwarded to later load - Requires buffering of outstanding miss requests #### Miss Status Handling Register - Also called "miss buffer" - Keeps track of - Outstanding cache misses - Pending load/store accesses that refer to the missing cache block - Fields of a single MSHR entry - Valid bit - Cache block address (to match incoming accesses) - Control/status bits (prefetch, issued to memory, which subblocks have arrived, etc) - Data for each subblock - For each pending load/store - Valid, type, data size, byte in block, destination register or store buffer entry address ## Miss Status Handling Register Entry | 1 | 3 | 5 | 5 | |-------|------|--------------|-------------| | Valid | Туре | Block Offset | Destination | | Valid | Туре | Block Offset | Destination | | Valid | Туре | Block Offset | Destination | | Valid | Туре | Block Offset | Destination | Load/store 0 Load/store 1 Load/store 2 Load/store 3 #### MSHR Operation - On a cache miss: - Search MSHRs for a pending access to the same block - Found: Allocate a load/store entry in the same MSHR entry - Not found: Allocate a new MSHR - No free entry: stall - When a subblock returns from the next level in memory - Check which loads/stores waiting for it - Forward data to the load/store unit - Deallocate load/store entry in the MSHR entry - Write subblock in cache or MSHR - If last subblock, deallocate MSHR (after writing the block in cache) #### Non-Blocking Cache Implementation - When to access the MSHRs? - In parallel with the cache? - After cache access is complete? - MSHRs need not be on the critical path of hit requests - Which one below is the common case? - Cache miss, MSHR hit - Cache hit # Enabling High Bandwidth Memories #### Multiple Instructions per Cycle - Processors can generate multiple cache/memory accesses per cycle - How do we ensure the cache/memory can handle multiple accesses in the same clock cycle? #### Solutions: - true multi-porting - virtual multi-porting (time sharing a port) - multiple cache copies - banking (interleaving) ## Handling Multiple Accesses per Cycle (I) #### True multiporting - Each memory cell has multiple read or write ports - + Truly concurrent accesses (no conflicts on read accesses) - -- Expensive in terms of latency, power, area - What about read and write to the same location at the same time? - Peripheral logic needs to handle this ## Peripheral Logic for True Multiporting # Peripheral Logic for True Multiporting # Handling Multiple Accesses per Cycle (II) #### Virtual multiporting - Time-share a single port - Each access needs to be (significantly) shorter than clock cycle - Used in Alpha 21264 - Is this scalable? # Handling Multiple Accesses per Cycle (III) - Multiple cache copies - Stores update both caches - Loads proceed in parallel - Used in Alpha 21164 - Scalability? - Store operations cause a bottleneck - Area proportional to "ports" # Handling Multiple Accesses per Cycle (III) #### Banking (Interleaving) - Address space partitioned into separate banks - Bits in address determines which bank an address maps to - Which bits to use for "bank address"? - + No increase in data store area - -- Cannot satisfy multiple accesses to the same bank in parallel - -- Crossbar interconnect in input/output #### Bank conflicts - Concurrent requests to the same bank - How can these be reduced? - Hardware? Software? #### General Principle: Interleaving #### Interleaving (banking) - Problem: a single monolithic memory array takes long to access and does not enable multiple accesses in parallel - Goal: Reduce the latency of memory array access and enable multiple accesses in parallel - Idea: Divide the array into multiple banks that can be accessed independently (in the same cycle or in consecutive cycles) - Each bank is smaller than the entire memory storage - Access latencies to different banks can be overlapped - A Key Issue: How do you map data to different banks? (i.e., how do you interleave data across banks?) # Further Readings on Caching and MLP (I) - Required: Qureshi et al., "A Case for MLP-Aware Cache Replacement," ISCA 2006. - One Pager: Glew, "MLP Yes! ILP No!," ASPLOS Wild and Crazy Ideas Session, 1998. - Mutlu et al., "Runahead Execution: An Effective Alternative to Large Instruction Windows," IEEE Micro 2003. - Li et al., "Utility-based Hybrid Memory Management," CLUSTER 2017. - Mutlu et al., "Parallelism-Aware Batch Scheduling," ISCA 2008 # Further Readings on Caching and MLP (II) - Pekhimenko et al., "Base-Delta-Immediate Compression: Practical Data Compression for On-Chip Caches," PACT 2012. - Seshadri et al., "The Evicted-Address Filter: A Unified Mechanism to Address Both Cache Pollution and Thrashing," PACT 2012. # Computer Architecture Lecture 4a: More Caches Prof. Onur Mutlu ETH Zürich Fall 2018 27 September 2018 We did not cover the following slides in lecture. These are for your benefit. #### Efficient Cache Utilization - Critical for performance, especially in multi-core systems - Many works in this area - Three sample works - Qureshi et al., "A Case for MLP-Aware Cache Replacement," ISCA 2005. - Seshadri et al., "The Evicted-Address Filter: A Unified Mechanism to Address both Cache Pollution and Thrashing," PACT 2012. - Pekhimenko et al., "Base-Delta-Immediate Compression: Practical Data Compression for On-Chip Caches," PACT 2012. # MLP-Aware Cache Replacement Moinuddin K. Qureshi, Daniel N. Lynch, <u>Onur Mutlu</u>, and Yale N. Patt, <u>"A Case for MLP-Aware Cache Replacement"</u> Proceedings of the <u>33rd International Symposium on Computer Architecture</u> (ISCA), pages 167-177, Boston, MA, June 2006. Slides (ppt) # Memory Level Parallelism (MLP) - Memory Level Parallelism (MLP) means generating and servicing multiple memory accesses in parallel [Glew' 98] - Several techniques to improve MLP (e.g., out-of-order execution, runahead execution) - MLP varies. Some misses are isolated and some parallel How does this affect cache replacement? # Traditional Cache Replacement Policies - Traditional cache replacement policies try to reduce miss count - Implicit assumption: Reducing miss count reduces memoryrelated stall time - Misses with varying cost/MLP breaks this assumption! - Eliminating an isolated miss helps performance more than eliminating a parallel miss - Eliminating a higher-latency miss could help performance more than eliminating a lower-latency miss # An Example Misses to blocks P1, P2, P3, P4 can be parallel Misses to blocks S1, S2, and S3 are isolated Two replacement algorithms: - 1. Minimizes miss count (Belady's OPT) - 2. Reduces isolated misses (MLP-Aware) For a fully associative cache containing 4 blocks #### Fewest Misses $\neq$ Best Performance #### **Motivation** - ☐ MLP varies. Some misses more costly than others - MLP-aware replacement can improve performance by reducing costly misses #### **Outline** - ☐ Introduction - MLP-Aware Cache Replacement - Model for Computing Cost - Repeatability of Cost - A Cost-Sensitive Replacement Policy - Practical Hybrid Replacement - Tournament Selection - Dynamic Set Sampling - Sampling Based Adaptive Replacement - Summary ## Computing MLP-Based Cost - ☐ Cost of miss is number of cycles the miss stalls the processor - ☐ Easy to compute for isolated miss - ☐ Divide each stall cycle equally among all parallel misses #### A First-Order Model - ☐ Miss Status Holding Register (MSHR) tracks all in flight misses - ☐ Add a field mlp-cost to each MSHR entry - ☐ Every cycle for each demand entry in MSHR $$mlp-cost += (1/N)$$ N = Number of demand misses in MSHR ## Machine Configuration - □ Processor - aggressive, out-of-order, 128-entry instruction window - □ L2 Cache - 1MB, 16-way, LRU replacement, 32 entry MSHR - □ Memory - 400 cycle bank access, 32 banks - Bus - Roundtrip delay of 11 bus cycles (44 processor cycles) #### Distribution of MLP-Based Cost Cost varies. Does ith repeat for ache block? ## Repeatability of Cost - ☐ An isolated miss can be parallel miss next time - ☐ Can current cost be used to estimate future cost? - $\Box$ Let $\delta$ = difference in cost for successive miss to a block - Small $\delta \rightarrow$ cost repeats - Large δ → cost varies significantly ## Repeatability of Cost 59 < δ < **120** - $\Box$ In general $\delta$ is small $\rightarrow$ repeatable cost - $\square$ When $\delta$ is large (e.g. parser, mgrid) $\rightarrow$ performance loss #### The Framework #### **Quantization of Cost** Computed mlp-based cost is quantized to a 3-bit value ## Design of MLP-Aware Replacement policy ☐ LRU considers only recency and no cost - ☐ Decisions based only on cost and no recency hurt performance. Cache stores useless high cost blocks - ☐ A Linear (LIN) function that considers recency and cost S = significance of cost. Recency(i) = position in LRU stack cost(i) = quantized cost ## Results for the LIN policy Performance loss for parser and mgrid due to large $\boldsymbol{\delta}$ ## Effect of LIN policy on Cost #### **Outline** - Introduction - MLP-Aware Cache Replacement - Model for Computing Cost - Repeatability of Cost - A Cost-Sensitive Replacement Policy - □ Practical Hybrid Replacement - Tournament Selection - Dynamic Set Sampling - Sampling Based Adaptive Replacement - Summary # Tournament Selection (TSEL) of Replacement Policies for a Single Set | ATD-LIN | ATD-LRU | Saturating Counter (SCTR) | |---------|---------|----------------------------| | HIT | HIT | Unchanged | | MISS | MISS | Unchanged | | HIT | MISS | += Cost of Miss in ATD-LRU | | MISS | HIT | -= Cost of Miss in ATD-LIN | #### Extending TSEL to All Sets Implementing TSEL on a per-set basis is expensive Counter overhead can be reduced by using a global counter ## Dynamic Set Sampling Not all sets are required to decide the best policy Have the ATD entries only for few sets. Sets that have ATD entries (B, E, G) are called leader sets ## **Dynamic Set Sampling** How many sets are required to choose best performing policy? - ☐ Bounds using analytical model and simulation (in paper) - ☐ DSS with 32 leader sets performs similar to having all sets - □ Last-level cache typically contains 1000s of sets, thus ATD entries are required for only 2%-3% of the sets ATD overhead can further be reduced by using MTD to always simulate one of the policies (say LIN) ## Sampling Based Adaptive Replacement (SBAR) The storage overhead of SBAR is less than 2KB (0.2% of the baseline 1MB cache) #### Results for SBAR ## SBAR adaptation to phases SBAR selects the best policy for each phase of ammp #### **Outline** - Introduction - MLP-Aware Cache Replacement - Model for Computing Cost - Repeatability of Cost - A Cost-Sensitive Replacement Policy - Practical Hybrid Replacement - Tournament Selection - Dynamic Set Sampling - Sampling Based Adaptive Replacement - □ Summary ## Summary - ☐ MLP varies. Some misses are more costly than others - ☐ MLP-aware cache replacement can reduce costly misses - ☐ Proposed a runtime mechanism to compute MLP-Based cost and the LIN policy for MLP-aware cache replacement - ☐ SBAR allows dynamic selection between LIN and LRU with low hardware overhead - □ Dynamic set sampling used in SBAR also enables other cache related optimizations ## The Evicted-Address Filter Vivek Seshadri, Onur Mutlu, Michael A. Kozuch, and Todd C. Mowry, "The Evicted-Address Filter: A Unified Mechanism to Address Both Cache Pollution and Thrashing" Proceedings of the <u>21st ACM International Conference on Parallel</u> <u>Architectures and Compilation Techniques</u> (**PACT**), Minneapolis, MN, September 2012. <u>Slides (pptx)</u> # **Executive Summary** - Two problems degrade cache performance - Pollution and thrashing - Prior works don't address both problems concurrently - Goal: A mechanism to address both problems - EAF-Cache - Keep track of recently evicted block addresses in EAF - Insert low reuse with low priority to mitigate pollution - Clear EAF periodically to mitigate thrashing - Low complexity implementation using Bloom filter - EAF-Cache outperforms five prior approaches that address pollution or thrashing # Cache Utilization is Important Effective cache utilization is important ## Reuse Behavior of Cache Blocks Different blocks have different reuse behavior #### Access Sequence: ## Cache Pollution Problem: Low-reuse blocks evict high-reuse blocks **Prior work:** Predict reuse behavior of missed blocks. Insert low-reuse blocks at LRU position. # Cache Thrashing **Problem:** High-reuse blocks evict each other **Prior work:** Insert at MRU position with a very low probability (**Bimodal insertion policy**) A fraction of working set stays in cache # Shortcomings of Prior Works Prior works do not address both pollution and thrashing concurrently #### **Prior Work on Cache Pollution** No control on the number of blocks inserted with high priority into the cache #### **Prior Work on Cache Thrashing** No mechanism to distinguish high-reuse blocks from low-reuse blocks Our goal: Design a mechanism to address both pollution and thrashing concurrently #### Outline - Background and Motivation - Evicted-Address Filter - Reuse Prediction - Thrash Resistance - Final Design - Advantages and Disadvantages - Evaluation - Conclusion ## Reuse Prediction Keep track of the reuse behavior of every cache block in the system #### **Impractical** - 1. High storage overhead - 2. Look-up latency ## Prior Work on Reuse Prediction Use program counter or memory region information. 1. Group Blocks PC 1 PC 2 AB ST 2. Learn group behavior 3. Predict reuse - 1. Same group → same reuse behavior - 2. No control over number of high-reuse blocks ## Our Approach: Per-block Prediction Use recency of eviction to predict reuse # Evicted-Address Filter (EAF) ## Naïve Implementation: Full Address Tags - 1. Large storage overhead - 2. Associative lookups High energy ## Low-Cost Implementation: Bloom Filter Implement EAF using a **Bloom Filter**Low storage overhead + energy ## **Bloom Filter** Compact representation of a set **Inserted Elements:** ## EAF using a Bloom Filter Bloom-filter EAF: 4x reduction in storage overhead, 1.47% compared to cache size 114 ## Outline - Background and Motivation - Evicted-Address Filter - Reuse Prediction - Thrash Resistance - Final Design - Advantages and Disadvantages - Evaluation - Conclusion # Large Working Set: 2 Cases 1 Cache < Working set < Cache + EAF 2 Cache + EAF < Working Set # Large Working Set: Case 1 Cache < Working set < Cache + EAF Cache EAF CBALKJIH GFED Sequence: ABCDEFGHIJKLABCD # Large Working Set: Case 1 Cache < Working set < Cache + EAF Cache EAF IGIF Not removed Not present in the EAF Sequence: ABCDEFGHIJKLABCD EAF BF: $\times \times \times \times \times \times \times \times \checkmark \checkmark \checkmark \checkmark \checkmark \checkmark \checkmark$ Bloom-filter based EAF mitigates thrashing # Large Working Set: Case 2 Cache + EAF < Working Set Problem: All blocks are predicted to have low reuse Allow a fraction of the working set to stay in the cache Use **Bimodal Insertion Policy** for low reuse blocks. Insert few of them at the MRU position ## Outline - Background and Motivation - Evicted-Address Filter - Reuse Prediction - Thrash Resistance - Final Design - Advantages and Disadvantages - Evaluation - Conclusion ## EAF-Cache: Final Design 1 Cache eviction Insert address into filter Increment counter Cache **Bloom Filter** Counter - 3 Counter reaches max Clear filter and counter - 2 Cache miss Test if address is present in filter Yes, insert at MRU. No, insert with BIP ## Outline - Background and Motivation - Evicted-Address Filter - Reuse Prediction - Thrash Resistance - Final Design - Advantages and Disadvantages - Evaluation - Conclusion ## **EAF:** Advantages - 1. Simple to implement - 2. Easy to design and verify - 3. Works with other techniques (replacement policy) ## **EAF:** Disadvantage **Problem:** For an **LRU-friendly application**, EAF incurs one **additional** miss for most blocks **Dueling-EAF:** set dueling between EAF and LRU ## Outline - Background and Motivation - Evicted-Address Filter - Reuse Prediction - Thrash Resistance - Final Design - Advantages and Disadvantages - Evaluation - Conclusion # Methodology #### Simulated System - In-order cores, single issue, 4 GHz - 32 KB L1 cache, 256 KB L2 cache (private) - Shared L3 cache (1MB to 16MB) - Memory: 150 cycle row hit, 400 cycle row conflict #### Benchmarks - SPEC 2000, SPEC 2006, TPC-C, 3 TPC-H, Apache - Multi-programmed workloads - Varying memory intensity and cache sensitivity #### Metrics - 4 different metrics for performance and fairness - Present weighted speedup ## Comparison with Prior Works #### **Addressing Cache Pollution** Run-time Bypassing (RTB) – Johnson+ ISCA'97 - Memory region based reuse prediction Single-usage Block Prediction (SU) – Piquet+ ACSAC'07 Signature-based Hit Prediction (SHIP) – Wu+ MICRO'11 - Program counter based reuse prediction Miss Classification Table (MCT) – Collins+ MICRO'99 - One most recently evicted block - No control on number of blocks inserted with high priority ⇒ Thrashing ## Comparison with Prior Works #### **Addressing Cache Thrashing** ``` TA-DIP — Qureshi+ ISCA'07, Jaleel+ PACT'08 TA-DRRIP — Jaleel+ ISCA'10 ``` - Use set dueling to determine thrashing applications - No mechanism to filter low-reuse blocks ⇒ Pollution # Results – Summary ## 4-Core: Performance ## Effect of Cache Size ## Effect of EAF Size ## Other Results in Paper - EAF orthogonal to replacement policies - LRU, RRIP Jaleel+ ISCA'10 - Performance improvement of EAF increases with increasing memory latency - EAF performs well on four different metrics - Performance and fairness - Alternative EAF-based designs perform comparably - Segmented EAF - Decoupled-clear EAF ## Conclusion - Cache utilization is critical for system performance - Pollution and thrashing degrade cache performance - Prior works don't address both problems concurrently - EAF-Cache - Keep track of recently evicted block addresses in EAF - Insert low reuse with low priority to mitigate pollution - Clear EAF periodically and use BIP to mitigate thrashing - Low complexity implementation using Bloom filter - EAF-Cache outperforms five prior approaches that address pollution or thrashing # Base-Delta-Immediate Cache Compression Gennady Pekhimenko, Vivek Seshadri, <u>Onur Mutlu</u>, Philip B. Gibbons, Michael A. Kozuch, and Todd C. Mowry, "Base-Delta-Immediate Compression: Practical Data Compression for On-Chip Caches" Proceedings of the <u>21st ACM International Conference on Parallel</u> <u>Architectures and Compilation Techniques</u> (**PACT**), Minneapolis, MN, September 2012. <u>Slides (pptx)</u> ## **Executive Summary** - Off-chip memory latency is high - Large caches can help, but at significant cost - Compressing data in cache enables larger cache at low cost - Problem: Decompression is on the execution critical path - Goal: Design a new compression scheme that has - 1. low decompression latency, 2. low cost, 3. high compression ratio - Observation: Many cache lines have low dynamic range data - Key Idea: Encode cachelines as a base + multiple differences - <u>Solution</u>: Base-Delta-Immediate compression with low decompression latency and high compression ratio - Outperforms three state-of-the-art compression mechanisms # Motivation for Cache Compression Significant redundancy in data: 0x0000000 0x0000000B 0x00000003 0x000000004 ... How can we exploit this redundancy? - Cache compression helps - Provides effect of a larger cache without making it physically larger # **Background on Cache Compression** - Key requirements: - Fast (low decompression latency) - Simple (avoid complex hardware changes) - **Effective** (good compression ratio) | Compression | Decompression | Complexity | Compression | |-------------|---------------|------------|-------------| | Mechanisms | Latency | | Ratio | | Zero | | <b>√</b> | * | | Compression<br>Mechanisms | Decompression<br>Latency | Complexity | Compression<br>Ratio | |---------------------------|--------------------------|------------|----------------------| | Zero | <b>√</b> | <b>√</b> | × | | Frequent Value | * | * | | | Compression<br>Mechanisms | Decompression<br>Latency | Complexity | Compression<br>Ratio | |---------------------------|--------------------------|---------------------|----------------------| | Zero | <b>√</b> | | * | | Frequent Value | × | × | | | Frequent Pattern | * | <b>x</b> / <b>√</b> | | | Compression<br>Mechanisms | Decompression<br>Latency | Complexity | Compression<br>Ratio | |---------------------------|--------------------------|---------------------|----------------------| | Zero | | | * | | Frequent Value | * | × | | | Frequent Pattern | * | <b>x</b> / <b>√</b> | | | Our proposal:<br>BΔI | | | | ### **Outline** - Motivation & Background - Key Idea & Our Mechanism - Evaluation - Conclusion ## **Key Data Patterns in Real Applications** Zero Values: initialization, sparse matrices, NULL pointers 0x0000000 0x0000000 0x00000000 0x00000000 ... Repeated Values: common initial values, adjacent pixels 0x000000<mark>FF</mark> 0x000000<mark>FF</mark> 0x000000<mark>FF</mark> 0x000000<mark>FF</mark> .... Narrow Values: small values stored in a big data type 0x000000<mark>00</mark> 0x0000000<mark>0B</mark> 0x0000000<mark>03</mark> 0x0000000<mark>04</mark> ... Other Patterns: pointers to the same memory region 0x*C*04039<mark>C0</mark> 0x*C*04039<mark>C8</mark> 0x*C*04039<mark>D0</mark> 0x*C*04039<mark>D8</mark> ... ### **How Common Are These Patterns?** SPEC2006, databases, web workloads, 2MB L2 cache "Other Patterns" include Narrow Values 43% of the cache lines belong to key patterns ## **Key Data Patterns in Real Applications** # Low Dynamic Range: Differences between values are significantly smaller than the values themselves ### **Key Idea:** Base+Delta (B+Δ) Encoding ### Can We Do Better? Uncompressible cache line (with a single base): 0x0000000 0x009A40178 0x0000000B 0x009A4A838 ... #### Key idea: Use more bases, e.g., two instead of one - Pro: - More cache lines can be compressed - Cons: - Unclear how to find these bases efficiently - Higher overhead (due to additional bases) # B+Δ with Multiple Arbitrary Bases 2 bases – the best option based on evaluations # **How to Find Two Bases Efficiently?** 1. First base - first element in the cache line 2. Second base - implicit base of 0 Advantages over 2 arbitrary bases: - Better compression ratio - Simpler compression logic Base-Delta-Immediate (BAI) Compression ### $B+\Delta$ (with two arbitrary bases) vs. $B\Delta I$ Average compression ratio is close, but $B\Delta I$ is simpler ## **B**\Delta Implementation - Decompressor Design - Low latency - Compressor Design - Low cost and complexity - B∆I Cache Organization - Modest complexity ## **B**\Decompressor Design **Compressed Cache Line** **Uncompressed Cache Line** # **B\Delta** I Compressor Design ## **BΔI Compression Unit: 8-byte B<sub>0</sub> 1-byte Δ** ## **B**\Delta I Cache Organization **BΔI: 4**-way cache with **8**-byte segmented data ### **Qualitative Comparison with Prior Work** #### Zero-based designs - ZCA [Dusser+, ICS'09]: zero-content augmented cache - ZVC [Islam+, PACT'09]: zero-value cancelling - Limited applicability (only zero values) - **FVC** [Yang+, MICRO'00]: frequent value compression - High decompression latency and complexity #### Pattern-based compression designs - FPC [Alameldeen+, ISCA'04]: frequent pattern compression - High decompression latency (5 cycles) and complexity - C-pack [Chen+, T-VLSI Systems'10]: practical implementation of FPC-like algorithm - High decompression latency (8 cycles) ### **Outline** - Motivation & Background - Key Idea & Our Mechanism - Evaluation - Conclusion ## Methodology #### Simulator x86 event-driven simulator based on Simics [Magnusson+, Computer'02] #### Workloads - SPEC2006 benchmarks, TPC, Apache web server - 1 4 core simulations for 1 billion representative instructions ### System Parameters - L1/L2/L3 cache latencies from CACTI [Thoziyoor+, ISCA'08] - 4GHz, x86 in-order core, 512kB 16MB L2, simple memory model (300-cycle latency for row-misses) ### Compression Ratio: BAI vs. Prior Work SPEC2006, databases, web workloads, 2MB L2 **BΔI** achieves the highest compression ratio ### Single-Core: IPC and MPKI **BΔI** achieves the performance of a 2X-size cache Performance improves due to the decrease in MPKI ### **Multi-Core Workloads** Application classification based on Compressibility: effective cache size increase (Low Compr. (*LC*) < 1.40, High Compr. (*HC*) >= 1.40) Sensitivity: performance gain with more cache (Low Sens. (*LS*) < 1.10, High Sens. (*HS*) >= 1.10; 512kB -> 2MB) - Three classes of applications: - LCLS, HCLS, HCHS, no LCHS applications - For 2-core random mixes of each possible class pairs (20 each, 120 total workloads) # Multi-Core: Weighted Speedup If Bath | Gentaria philipation is sensitive glassical (91.5%) performance improves 163 ## Other Results in Paper - IPC comparison against upper bounds - BΔI almost achieves performance of the 2X-size cache - Sensitivity study of having more than 2X tags - Up to 1.98 average compression ratio - Effect on bandwidth consumption - 2.31X decrease on average - Detailed quantitative comparison with prior work - Cost analysis of the proposed changes - 2.3% L2 cache area increase ### Conclusion - A new Base-Delta-Immediate compression mechanism - <u>Key insight</u>: many cache lines can be efficiently represented using base + delta encoding - Key properties: - Low latency decompression - Simple hardware implementation - High compression ratio with high coverage - Improves cache hit ratio and performance of both singlecore and multi-core workloads - Outperforms state-of-the-art cache compression techniques: FVC and FPC