# Computer Architecture Lecture 6b: Processing using Memory Prof. Onur Mutlu ETH Zürich Fall 2021 15 October 2021 #### Sub-Agenda: In-Memory Computation - Major Trends Affecting Main Memory - The Need for Intelligent Memory Controllers - Bottom Up: Push from Circuits and Devices - Top Down: Pull from Systems and Applications - Processing in Memory: Two Directions - Processing using Memory - Processing near Memory - How to Enable Adoption of Processing in Memory - Conclusion #### Three Key Systems Trends #### 1. Data access is a major bottleneck Applications are increasingly data hungry #### 2. Energy consumption is a key limiter #### 3. Data movement energy dominates compute Especially true for off-chip to on-chip movement #### Observation and Opportunity - High latency and high energy caused by data movement - Long, energy-hungry interconnects - Energy-hungry electrical interfaces - Movement of large amounts of data - Opportunity: Minimize data movement by performing computation directly (near) where the data resides - Processing in memory (PIM) - In-memory computation/processing - Near-data processing (NDP) - General concept applicable to any data storage & movement unit (caches, SSDs, main memory, network, controllers) #### Four Key Issues in Future Platforms Fundamentally Secure/Reliable/Safe Architectures - Fundamentally Energy-Efficient Architectures - Memory-centric (Data-centric) Architectures Fundamentally Low-Latency Architectures Architectures for AI/ML, Genomics, Medicine, Health #### Maslow's (Human) Hierarchy of Needs, Revisited Maslow, "A Theory of Human Motivation," Psychological Review, 1943. Maslow, "Motivation and Personality," Book, 1954-1970. #### Do We Want This? 7 #### Or This? **SAFARI** 8 #### Challenge and Opportunity for Future # High Performance, Energy Efficient, Sustainable #### The Problem Data access is the major performance and energy bottleneck # Our current design principles cause great energy waste (and great performance loss) # Processing of data is performed far away from the data ### A Computing System - Three key components - Computation - Communication - Storage/memory Burks, Goldstein, von Neumann, "Preliminary discussion of the logical design of an electronic computing instrument," 1946. #### **Computing System** ## A Computing System - Three key components - Computation - Communication - Storage/memory Burks, Goldstein, von Neumann, "Preliminary discussion of the logical design of an electronic computing instrument," 1946. #### **Computing System** #### Today's Computing Systems - Are overwhelmingly processor centric - All data processed in the processor → at great system cost - Processor is heavily optimized and is considered the master - Data storage units are dumb and are largely unoptimized (except for some that are on the processor die) I expect that over the coming decade memory subsystem design will be the *only* important design issue for microprocessors. "It's the Memory, Stupid!" (Richard Sites, MPR, 1996) ## The Performance Perspective Onur Mutlu, Jared Stark, Chris Wilkerson, and Yale N. Patt, "Runahead Execution: An Alternative to Very Large Instruction Windows for Out-of-order Processors" Proceedings of the <u>9th International Symposium on High-Performance</u> <u>Computer Architecture</u> (HPCA), Anaheim, CA, February 2003. <u>Slides (pdf)</u> One of the 15 computer architecture papers of 2003 selected as Top Picks by IEEE Micro. #### Runahead Execution: An Alternative to Very Large Instruction Windows for Out-of-order Processors Onur Mutlu § Jared Stark † Chris Wilkerson ‡ Yale N. Patt § §ECE Department The University of Texas at Austin {onur,patt}@ece.utexas.edu †Microprocessor Research Intel Labs jared.w.stark@intel.com ‡Desktop Platforms Group Intel Corporation chris.wilkerson@intel.com #### The Memory Bottleneck Onur Mutlu, Jared Stark, Chris Wilkerson, and Yale N. Patt, "Runahead Execution: An Effective Alternative to Large Instruction Windows" <u>IEEE Micro, Special Issue: Micro's Top Picks from Microarchitecture</u> <u>Conferences</u> (**MICRO TOP PICKS**), Vol. 23, No. 6, pages 20-25, November/December 2003. # RUNAHEAD EXECUTION: AN EFFECTIVE ALTERNATIVE TO LARGE INSTRUCTION WINDOWS # It's the Memory, Stupid! #### RICHARD SITES #### It's the Memory, Stupid! When we started the Alpha architecture design in 1988, we estimated a 25-year lifetime and a relatively modest 32% per year compounded performance improvement of implementations over that lifetime (1,000× total). We guestimated about 10× would come from CPU clock improvement, 10× from multiple instruction issue, and 10× from multiple processors. 5, 1996 MICROPROCESSOR REPORT #### An Informal Interview on Memory Madeleine Gray and Onur Mutlu, "It's the memory, stupid': A conversation with Onur Mutlu" HiPEAC info 55, HiPEAC Newsletter, October 2018. [Shorter Version in Newsletter] [Longer Online Version with References] 'It's the memory, stupid': A conversation with Onur Mutlu 'We're beyond computation; we know how to do computation really well, we can optimize it, we can build all sorts of accelerators ... but the memory – how to feed the data, how to get the data into the accelerators – is a huge problem.' next week in Heraklion, HiPEAC picked his brains on all things data-based. This was how ETH Zürich and Carnegie Mellon Professor Onur Mutlu opened his course on memory systems and memory-centric computing systems at HiPEAC's summer school, ACACES18. A prolific publisher – he recently bagged the top spot on the International Symposium on Computer Architecture (ISCA) hall of fame – Onur is passionate about computation and communication that are efficient and secure by design. In advance of our Computing Systems Week focusing on data centres, storage, and networking, which takes place #### The Performance Perspective (Today) All of Google's Data Center Workloads (2015): #### The Performance Perspective (Today) All of Google's Data Center Workloads (2015): Figure 11: Half of cycles are spent stalled on caches. #### Perils of Processor-Centric Design - Grossly-imbalanced systems - Processing done only in one place - Everything else just stores and moves data: data moves a lot - → Energy inefficient - → Low performance - → Complex - Overly complex and bloated processor (and accelerators) - To tolerate data access from memory - Complex hierarchies and mechanisms - → Energy inefficient - → Low performance - → Complex #### Perils of Processor-Centric Design Most of the system is dedicated to storing and moving data #### The Energy Perspective ### Data Movement vs. Computation Energy A memory access consumes ~100-1000X the energy of a complex addition #### Data Movement vs. Computation Energy - Data movement is a major system energy bottleneck - Comprises 41% of mobile system energy during web browsing [2] - Costs ~115 times as much energy as an ADD operation [1, 2] [1]: Reducing data Movement Energy via Online Data Clustering and Encoding (MICRO'16) [2]: Quantifying the energy cost of data movement for emerging smart phone workloads on mobile platforms (IISWC'14) #### Energy Waste in Mobile Devices Amirali Boroumand, Saugata Ghose, Youngsok Kim, Rachata Ausavarungnirun, Eric Shiu, Rahul Thakur, Daehyun Kim, Aki Kuusela, Allan Knies, Parthasarathy Ranganathan, and Onur Mutlu, "Google Workloads for Consumer Devices: Mitigating Data Movement Bottlenecks" Proceedings of the <u>23rd International Conference on Architectural Support for Programming</u> <u>Languages and Operating Systems</u> (ASPLOS), Williamsburg, VA, USA, March 2018. #### 62.7% of the total system energy is spent on data movement #### Google Workloads for Consumer Devices: Mitigating Data Movement Bottlenecks Amirali Boroumand<sup>1</sup> Rachata Ausavarungnirun<sup>1</sup> Aki Kuusela<sup>3</sup> Allan Knies<sup>3</sup> Saugata Ghose<sup>1</sup> Youngsok Kim<sup>2</sup> Eric Shiu<sup>3</sup> Rahul Thakur<sup>3</sup> Daehyun Kim<sup>4,3</sup> Parthasarathy Ranganathan<sup>3</sup> Onur Mutlu<sup>5,1</sup> #### We Do Not Want to Move Data! A memory access consumes ~100-1000X the energy of a complex addition #### We Need A Paradigm Shift To ... Enable computation with minimal data movement Compute where it makes sense (where data resides) Make computing architectures more data-centric ## Goal: Processing Inside Memory - Many questions ... How do we design the: - compute-capable memory & controllers? - processor chip and in-memory units? - software and hardware interfaces? - system software, compilers, languages? - algorithms and theoretical foundations? **Problem** Algorithm Program/Language System Software SW/HW Interface Micro-architecture Logic Electrons #### PIM Review and Open Problems #### A Modern Primer on Processing in Memory Onur Mutlu<sup>a,b</sup>, Saugata Ghose<sup>b,c</sup>, Juan Gómez-Luna<sup>a</sup>, Rachata Ausavarungnirun<sup>d</sup> SAFARI Research Group <sup>a</sup>ETH Zürich <sup>b</sup>Carnegie Mellon University <sup>c</sup>University of Illinois at Urbana-Champaign <sup>d</sup>King Mongkut's University of Technology North Bangkok Onur Mutlu, Saugata Ghose, Juan Gomez-Luna, and Rachata Ausavarungnirun, "A Modern Primer on Processing in Memory" Invited Book Chapter in Emerging Computing: From Devices to Systems Looking Beyond Moore and Von Neumann, Springer, to be published in 2021. #### A Modern Primer on Processing in Memory Onur Mutlu<sup>a,b</sup>, Saugata Ghose<sup>b,c</sup>, Juan Gómez-Luna<sup>a</sup>, Rachata Ausavarungnirun<sup>d</sup> SAFARI Research Group <sup>a</sup>ETH Zürich <sup>b</sup>Carnegie Mellon University <sup>c</sup>University of Illinois at Urbana-Champaign <sup>d</sup>King Mongkut's University of Technology North Bangkok #### Abstract Modern computing systems are overwhelmingly designed to move data to computation. This design choice goes directly against at least three key trends in computing that cause performance, scalability and energy bottlenecks: (1) data access is a key bottleneck as many important applications are increasingly data-intensive, and memory bandwidth and energy do not scale well, (2) energy consumption is a key limiter in almost all computing platforms, especially server and mobile systems, (3) data movement, especially off-chip to on-chip, is very expensive in terms of bandwidth, energy and latency, much more so than computation. These trends are especially severely-felt in the data-intensive server and energy-constrained mobile systems of today. At the same time, conventional memory technology is facing many technology scaling challenges in terms of reliability, energy, and performance. As a result, memory system architects are open to organizing memory in different ways and making it more intelligent, at the expense of higher cost. The emergence of 3D-stacked memory plus logic, the adoption of error correcting codes inside the latest DRAM chips, proliferation of different main memory standards and chips, specialized for different purposes (e.g., graphics, low-power, high bandwidth, low latency), and the necessity of designing new solutions to serious reliability and security issues, such as the RowHammer phenomenon, are an evidence of this trend. This chapter discusses recent research that aims to practically enable computation close to data, an approach we call processing-in-memory (PIM). PIM places computation mechanisms in or near where the data is stored (i.e., inside the memory chips, in the logic layer of 3D-stacked memory, or in the memory controllers), so that data movement between the computation units and memory is reduced or eliminated. While the general idea of PIM is not new, we discuss motivating trends in applications as well as memory circuits/technology that greatly exacerbate the need for enabling it in modern computing systems. We examine at least two promising new approaches to designing PIM systems to accelerate important data-intensive applications: (1) processing using memory by exploiting analog operational properties of DRAM chips to perform massively-parallel operations in memory, with low-cost changes, (2) processing near memory by exploiting 3D-stacked memory technology design to provide high memory bandwidth and low memory latency to in-memory logic. In both approaches, we describe and tackle relevant cross-layer research, design, and adoption challenges in devices, architecture, systems, and programming models. Our focus is on the development of in-memory processing designs that can be adopted in real computing platforms at low cost. We conclude by discussing work on solving key challenges to the practical adoption of PIM. Keywords: memory systems, data movement, main memory, processing-in-memory, near-data processing, computation-in-memory, processing using memory, processing near memory, 3D-stacked memory, non-volatile memory, energy efficiency, high-performance computing, computer architecture, computing paradigm, emerging technologies, memory scaling, technology scaling, dependable systems, robust systems, hardware security, system security, latency, low-latency computing | nter | - 4 | |----------|-----| | <br>nter | | | 1 | Introduction | 2 | |---|------------------------------------------------------------------|----------| | _ | Introduction | _ | | 2 | Major Trends Affecting Main Memory | 4 | | 3 | The Need for Intelligent Memory Controllers | | | | to Enhance Memory Scaling | 6 | | | , | | | 4 | Perils of Processor-Centric Design | 9 | | 5 | Processing-in-Memory (PIM): Technology | | | | Enablers and Two Approaches | 12 | | | 5.1 New Technology Enablers: 3D-Stacked | | | | Memory and Non-Volatile Memory | 12 | | | 5.2 Two Approaches: Processing Using | | | | Memory (PUM) vs. Processing Near | | | | Memory (PNM) | 13 | | _ | Ducassina Usina Managur (DUM) | 14 | | 6 | Processing Using Memory (PUM) | 14<br>14 | | | 6.1 RowClone<br>6.2 Ambit | 15 | | | | 17 | | | 6.3 Gather-Scatter DRAM | 17 | | | 6.4 III-DRAW Security Frimitives | 1/ | | 7 | Processing Near Memory (PNM) | 18 | | | 7.1 Tesseract: Coarse-Grained Application- | | | | Level PNM Acceleration of Graph Pro- | | | | cessing | 19 | | | 7.2 Function-Level PNM Acceleration of | | | | Mobile Consumer Workloads | 20 | | | 7.3 Programmer-Transparent Function- | | | | Level PNM Acceleration of GPU | | | | Applications | 21 | | | 7.4 Instruction-Level PNM Acceleration | 21 | | | with PIM-Enabled Instructions (PEI) | 21 | | | 7.5 Function-Level PNM Acceleration of Genome Analysis Workloads | 22 | | | 7.6 Application-Level PNM Acceleration of | 22 | | | Time Series Analysis | 23 | | | Time belies rinary sis | | | 8 | Enabling the Adoption of PIM | 24 | | | 8.1 Programming Models and Code Genera- | | | | tion for PIM | 24 | | | 8.2 PIM Runtime: Scheduling and Data | | | | Mapping | 25 | | | 8.3 Memory Coherence | 27 | | | 8.4 Virtual Memory Support | 27 | | | 8.5 Data Structures for PIM | 28 | | | 8.6 Benchmarks and Simulation Infrastruc- | | | | tures | 29 | | | 8.7 Real PIM Hardware Systems and Proto- | 20 | | | types | 30 | | | 8.8 Security Considerations | 30 | | | | | Conclusion and Future Outlook #### 1. Introduction 31 Main memory, built using the Dynamic Random Access Memory (DRAM) technology, is a major component in nearly all computing systems, including servers, cloud platforms, mobile/embedded devices, and sensor systems. Across all of these systems, the data working set sizes of modern applications are rapidly growing, while the need for fast analysis of such data is increasing. Thus, main memory is becoming an increasingly significant bottleneck across a wide variety of computing systems and applications [1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16]. Alleviating the main memory bottleneck requires the memory capacity, energy, cost, and performance to all scale in an efficient manner across technology generations. Unfortunately, it has become increasingly difficult in recent years, especially the past decade, to scale all of these dimensions [1, 2, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, 49], and thus the main memory bottleneck has been worsen- A major reason for the main memory bottleneck is the high energy and latency cost associated with data movement. In modern computers, to perform any operation on data that resides in main memory, the processor must retrieve the data from main memory. This requires the memory controller to issue commands to a DRAM module across a relatively slow and power-hungry off-chip bus (known as the memory channel). The DRAM module sends the requested data across the memory channel, after which the data is placed in the caches and registers. The CPU can perform computation on the data once the data is in its registers. Data movement from the DRAM to the CPU incurs long latency and consumes a significant amount of energy [7, 50, 51, 52, 53, 54]. These costs are often exacerbated by the fact that much of the data brought into the caches is not reused by the CPU [52, 53, 55, 56], providing little benefit in return for the high latency and energy cost. The cost of data movement is a fundamental issue with the processor-centric nature of contemporary computer systems. The CPU is considered to be the master in the system, and computation is performed only in the processor (and accelerators). In contrast, data storage and communication units, including the main memory, are treated as unintelligent workers that are incapable of computation. As a result of this processor-centric design paradigm, data moves a lot in the system between the computation units and communication/ storage units so that computation can be done on it. With the increasingly data-centric nature of contemporary and emerging appli- # Processing Data Where It Makes Sense #### Processing in/near Memory: An Old Idea Kautz, "Cellular Logic-in-Memory Arrays", IEEE TC 1969. IEEE TRANSACTIONS ON COMPUTERS, VOL. C-18, NO. 8, AUGUST 1969 #### Cellular Logic-in-Memory Arrays WILLIAM H. KAUTZ, MEMBER, IEEE Abstract—As a direct consequence of large-scale integration, many advantages in the design, fabrication, testing, and use of digital circuitry can be achieved if the circuits can be arranged in a two-dimensional iterative, or cellular, array of identical elementary networks, or cells. When a small amount of storage is included in each cell, the same array may be regarded either as a logically enhanced memory array, or as a logic array whose elementary gates and connections can be "programmed" to realize a desired logical behavior. In this paper the specific engineering features of such cellular logic-in-memory (CLIM) arrays are discussed, and one such special-purpose array, a cellular sorting array, is described in detail to illustrate how these features may be achieved in a particular design. It is shown how the cellular sorting array can be employed as a single-address, multiword memory that keeps in order all words stored within it. It can also be used as a content-addressed memory, a pushdown memory, a buffer memory, and (with a lower logical efficiency) a programmable array for the realization of arbitrary switching functions. A second version of a sorting array, operating on a different sorting principle, is also described. Index Terms—Cellular logic, large-scale integration, logic arrays logic in memory, push-down memory, sorting, switching functions. Fig. 1. Cellular sorting array I. $\hat{z} = M(x, \overline{y}, z) = x\overline{y} + z(x + \overline{y})$ #### Processing in/near Memory: An Old Idea Stone, "A Logic-in-Memory Computer," IEEE TC 1970. #### A Logic-in-Memory Computer HAROLD S. STONE Abstract—If, as presently projected, the cost of microelectronic arrays in the future will tend to reflect the number of pins on the array rather than the number of gates, the logic-in-memory array is an extremely attractive computer component. Such an array is essentially a microelectronic memory with some combinational logic associated with each storage element. - Push from Technology - DRAM Scaling at jeopardy - → Controllers close to DRAM - → Industry open to new memory architectures [UPMEM 2019] - Push from Technology - DRAM Scaling at jeopardy - → Controllers close to DRAM - → Industry open to new memory architectures - Pull from Systems and Applications - Data access is a major system and application bottleneck - Systems are energy limited - Data movement much more energy-hungry than computation # Main Memory Needs Intelligent Controllers ## Memory Scaling Issues Are Real Onur Mutlu, "Memory Scaling: A Systems Architecture Perspective" Proceedings of the 5th International Memory Workshop (IMW), Monterey, CA, May 2013. Slides (pptx) (pdf) EETimes Reprint ## Memory Scaling: A Systems Architecture Perspective Onur Mutlu Carnegie Mellon University onur@cmu.edu http://users.ece.cmu.edu/~omutlu/ ## Application Scaling Issues Are Real Junwhan Ahn, Sungpack Hong, Sungjoo Yoo, Onur Mutlu, and Kiyoung Choi, "A Scalable Processing-in-Memory Accelerator for Parallel Graph Processing" Proceedings of the <u>42nd International Symposium on</u> <u>Computer Architecture</u> (**ISCA**), Portland, OR, June 2015. [Slides (pdf)] [Lightning Session Slides (pdf)] #### A Scalable Processing-in-Memory Accelerator for Parallel Graph Processing Junwhan Ahn Sungpack Hong<sup>§</sup> Sungjoo Yoo Onur Mutlu<sup>†</sup> Kiyoung Choi junwhan@snu.ac.kr, sungpack.hong@oracle.com, sungjoo.yoo@gmail.com, onur@cmu.edu, kchoi@snu.ac.kr Seoul National University <sup>§</sup>Oracle Labs <sup>†</sup>Carnegie Mellon University ## UPMEM Processing-in-DRAM Engine (2019) - Processing in DRAM Engine - Includes standard DIMM modules, with a large number of DPU processors combined with DRAM chips. - Replaces standard DIMMs - DDR4 R-DIMM modules - 8GB+128 DPUs (16 PIM chips) - Standard 2x-nm DRAM process - Large amounts of compute & memory bandwidth ## **UPMEM Memory Modules** - E19: 8 chips DIMM (1 rank). DPUs @ 267 MHz - P21: 16 chips DIMM (2 ranks). DPUs @ 350 MHz ## 2,560-DPU Processing-in-Memory System #### Benchmarking a New Paradigm: An Experimental Analysis of a Real Processing-in-Memory Architecture JUAN GÓMEZ-LUNA, ETH Zürich, Switzerland IZZAT EL HAJJ, American University of Beirut, Lebanon IVAN FERNANDEZ, ETH Zürich, Switzerland and University of Malaga, Spain CHRISTINA GIANNOULA, ETH Zürich, Switzerland and NTUA, Greece GERALDO F. OLIVEIRA, ETH Zürich, Switzerland ONUR MUTLU, ETH Zürich, Switzerland Many modern workloads, such as neural networks, databases, and graph processing, are fundamentally memory-bound. For such workloads, the data movement between main memory and CPU core imposes a significant overhead in terms of both latency and energy. A major reason is that this communication happens through a narrow bus with high latency and limited bandwidth, and the low data reuse in memory-bound workloads is insufficient to amortize the cost of main memory access. Fundamentally addressing this ideal movement bottleneck requires a paradigm where the memory system assumes an active role in computing by integrating processing capabilities. This paradigm is known as processing—in-memory (PRI). Recent research explores different forms of PIM architectures, motivated by the emergence of new 3Dstacked memory technologies that integrate memory with a logic layer where processing elements can be easily placed. Bay works evaluate these architectures in simulation or, at best, with simplified hardware prototypes. In contrast, the UPMEM company has designed and manufactured the first publicly-available real-world PIM architecture. The UPMEM PIM architecture combines traditional DRAM memory arrays with general-purpose in-order cores, called DPAM Processing Ontis (DPUs), integrated in the same chip. This paper provides the first comprehensive analysis of the first publicly-available real-world PIM architecture. We made two key contributions. First, we conduct an experimental characterization of the UPMEM-based PIM system using microbenchmarks to assess various architecture limits such as compute throughput and memory bandwidth, yielding new insights. Second, we present PIM (Processing, in-bigmony benchmarks) as a benchmark suite of 16 workloads from different application domains (e.g., dense/sparse linear algebra, databases, data naphtics, graph processing, newline twictors, bioinformatics, image processing, which we identify as memory-bound. We evaluate the performance and scaling characteristics of PIM benchmarks on the UPMEM PIM architecture, and compare their performance and energy consumption to their state-of-the-art CPU and CPU counterparts. Our extensive evaluation conducted on two real UPMEM-based PIM systems with 640 and 2550 PDIs provides new insights of the state of the architecture designers of future PIM systems. programming recommendations for software designers, and suggestions and hints for hardware and architecture designers of future PIM systems. ## More on the UPMEM PIM System ### Experimental Analysis of the UPMEM PIM Engine ## Benchmarking a New Paradigm: An Experimental Analysis of a Real Processing-in-Memory Architecture JUAN GÓMEZ-LUNA, ETH Zürich, Switzerland IZZAT EL HAJJ, American University of Beirut, Lebanon IVAN FERNANDEZ, ETH Zürich, Switzerland and University of Malaga, Spain CHRISTINA GIANNOULA, ETH Zürich, Switzerland and NTUA, Greece GERALDO F. OLIVEIRA, ETH Zürich, Switzerland ONUR MUTLU, ETH Zürich, Switzerland Many modern workloads, such as neural networks, databases, and graph processing, are fundamentally memory-bound. For such workloads, the data movement between main memory and CPU cores imposes a significant overhead in terms of both latency and energy. A major reason is that this communication happens through a narrow bus with high latency and limited bandwidth, and the low data reuse in memory-bound workloads is insufficient to amortize the cost of main memory access. Fundamentally addressing this *data movement bottleneck* requires a paradigm where the memory system assumes an active role in computing by integrating processing capabilities. This paradigm is known as *processing-in-memory (PIM)*. Recent research explores different forms of PIM architectures, motivated by the emergence of new 3D-stacked memory technologies that integrate memory with a logic layer where processing elements can be easily placed. Past works evaluate these architectures in simulation or, at best, with simplified hardware prototypes. In contrast, the UPMEM company has designed and manufactured the first publicly-available real-world PIM architecture. The UPMEM PIM architecture combines traditional DRAM memory arrays with general-purpose in-order cores, called *DRAM Processing Units* (*DPUs*), integrated in the same chip. This paper provides the first comprehensive analysis of the first publicly-available real-world PIM architecture. We make two key contributions. First, we conduct an experimental characterization of the UPMEM-based PIM system using microbenchmarks to assess various architecture limits such as compute throughput and memory bandwidth, yielding new insights. Second, we present *PrIM* (*Processing-In-Memory benchmarks*), a benchmark suite of 16 workloads from different application domains (e.g., dense/sparse linear algebra, databases, data analytics, graph processing, neural networks, bioinformatics, image processing), which we identify as memory-bound. We evaluate the performance and scaling characteristics of PrIM benchmarks on the UPMEM PIM architecture, and compare their performance and energy consumption to their state-of-the-art CPU and GPU counterparts. Our extensive evaluation conducted on two real UPMEM-based PIM systems with 640 and 2,556 DPUs provides new insights about suitability of different workloads to the PIM system, programming recommendations for software designers, and suggestions and hints for hardware and architecture designers of future PIM systems. https://arxiv.org/pdf/2105.03814.pdf Samsung Newsroom CORPORATE PRODUCTS **PRESS RESOURCES** VIEWS **ABOUT US** #### Samsung Develops Industry's First High Bandwidth Memory with AI Processing Power Korea on February 17, 2021 #### The new architecture will deliver over twice the system performance and reduce energy consumption by more than 70% Samsung Electronics, the world leader in advanced memory technology, today announced that it has developed the industry's first High Bandwidth Memory (HBM) integrated with artificial intelligence (AI) processing power - the HBM-PIM The new processing-in-memory (PIM) architecture brings powerful AI computing capabilities inside highperformance memory, to accelerate large-scale processing in data centers, high performance computing (HPC) systems and Al-enabled mobile applications. Kwangil Park, senior vice president of Memory Product Planning at Samsung Electronics stated, "Our groundbreaking HBM-PIM is the industry's first programmable PIM solution tailored for diverse Al-driven workloads such as HPC, training and inference. We plan to build upon this breakthrough by further collaborating with Al solution providers for even more advanced PIM-powered applications." #### FIMDRAM based on HBM2 [3D Chip Structure of HBM with FIMDRAM] #### **Chip Specification** 128DQ / 8CH / 16 banks / BL4 32 PCU blocks (1 FIM block/2 banks) 1.2 TFLOPS (4H) FP16 ADD / Multiply (MUL) / Multiply-Accumulate (MAC) / Multiply-and- Add (MAD) #### ISSCC 2021 / SESSION 25 / DRAM / 25.4 25.4 A 20nm 6GB Function-In-Memory DRAM, Based on HBM2 with a 1.2TFLOPS Programmable Computing Unit Using Bank-Level Parallelism, for Machine Learning Applications Young-Cheon Kwon', Suk Han Lee', Jaehoon Lee', Sang-Hyuk Kwon', Je Min Ryu', Jong-Pii Son', Seongil O', Hak-Soo Yu', Haesuk Lee', Soo Young Kim', Youngmin Cho', Jin Guk Kim', Jongyoon Choi', Hyun-Sung Shin', Jin Kim', BengSeng Phuah', HyoungMin Kim', Myeong Jun Song', Ahn Choi', Daeho Kim', SooYoung Kim', Eun-Bong Kim', David Wang', Shinhaeng Kang', Yuhwan Ro', Seungwoo Seo', JoonHo Song', Jaeyoun Youn', Kyomin Sohn', Nam Sung Kim' <sup>1</sup>Samsung Electronics, Hwaseong, Korea <sup>2</sup>Samsung Electronics, San Jose, CA <sup>3</sup>Samsung Electronics, Suwon, Korea ## **Programmable Computing Unit** - Configuration of PCU block - Interface unit to control data flow - Execution unit to perform operations - Register group - 32 entries of CRF for instruction memory - 16 GRF for weight and accumulation - 16 SRF to store constants for MAC operations #### [Block diagram of PCU in FIMDRAM] #### ISSCC 2021 / SESSION 25 / DRAM / 25.4 25.4 A 20nm 6GB Function-in-Memory DRAM, Based on HBM2 with a 1.2TFLOPS Programmable Computing Unit Using Bank-Level Parallelism, for Machine Learning Applications Young-Cheon Kwon', Suk Han Ler', Jaehoon Leel', Sang-Hyuk Kwon', Je Min Ryu', Jong-Pil Son', Seongil O', Hak-Soo Yu', Haesuk Lee', Soo Young Kim', Youngmin Cho', Jin Guk Kim', Jongyoon Choi', Hyun-Sung Shin', Jin Kim', BengSeng Phuah', HyoungMin Kim', Hyeong Jun Song', Ann Choi', Deahok Kim', Soo'Qung Kim', Eun-Bong Kim', David Wang', Shinhaeng Kang', Yuhwan Ro', Seungwoo Seo', JoonHo Song', Jaeyoun Youn', Kyomin Sohn', Nam Sung Kim' #### [Available instruction list for FIM operation] | Туре | CMD | Description | | |-------------------|------|-----------------------------|--| | Floating<br>Point | ADD | FP16 addition | | | | MUL | FP16 multiplication | | | | MAC | FP16 multiply-accumulate | | | | MAD | FP16 multiply and add | | | Data Path | MOVE | Load or store data | | | | FILL | Copy data from bank to GRFs | | | Control Path | NOP | Do nothing | | | | JUMP | Jump instruction | | | | EXIT | Exit instruction | | #### ISSCC 2021 / SESSION 25 / DRAM / 25.4 25.4 A 20nm 6GB Function-In-Memory DRAM, Based on HBM2 with a 1.2TFLOPS Programmable Computing Unit Using Bank-Level Parallelism, for Machine Learning Applications Young-Cheon Kwon', Suk Han Let', Jaehoon Let' Sang-Hyuk Kwon', Je Min Ryu', Jong-Pil Son', Seongil O', Hak-Soo Yu', Haesuk Let', Soo 'Young Kim', Youngmin Cho', Jin Guk Kim', Jongyoon Choi', Hyun-Sung Shin', Jin Kim', BengSeng Phuah', HyoungMin Kim', Hyeng Jun Song', Alm Choi', Deaho Kim', Soo Young Kim', Euri-Bong Kim', David Wang', Shinhaeng Kang', Yuhwan Ro', Seungwoo Seo', JoonHo Song', Jaeyoun Youn', Kyomi Sohn', Man Sung Kim' ## **Chip Implementation** - Mixed design methodology to implement FIMDRAM - Full-custom + Digital RTL [Digital RTL design for PCU block] #### ISSCC 2021 / SESSION 25 / DRAM / 25.4 25.4 A 20nm 6GB Function-In-Memory DRAM, Based on HBM2 with a 1.2TFLOPS Programmable Computing Unit Using Bank-Level Parallelism, for Machine Learning Applications Young-Cheon Kwon', Suk Han Ler', Jaehoon Ler', Sang-Hyuk Kwon', Je Min Ryu', Jong-Pil Son', Seongil O', Hak-Soo Yu', Haesuk Ler', Soo Young Kim', Youngmin Cho', Jin Guk Kim', Jongyoon Cho', Hyun-Sung Shin', Jin Kim', BengSeng Phuah', HyoungMin Kim', Hyong, Jun Song', Aln Cho'i, Daeho Kim', Soo'young Kim', Eun-Bong Kim', Bang-Mang', Shinhaend, Kang', Yuhwan Ro', Seungwoo Seo', JoonHo Song', Jaeyoun Youn', Kyomin Sohn', Man Sung Kim' | Cell array<br>for bank0 | Cell array<br>for bank4 | Cell array<br>for bank0 | Cell array<br>for bank4 | Pseudo | Pseudo | |-----------------------------------------------------|------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------|--------------|-----------| | PCU block<br>for bank0 & 1 | PCU block<br>for bank4 & 5 | PCU block<br>for bank0 & 1 | PCU block<br>for bank4 & 5 | channel-0 | channel-1 | | Cell array<br>for bank1<br>Cell array<br>for bank2 | Cell array<br>for bank5<br>Cell array<br>for bank6 | Cell array<br>for bank1<br>Cell array<br>for bank2 | Cell array<br>for bank5<br>Cell array<br>for bank6 | | | | PCU block<br>for bank2 & 3 | PCU block<br>for bank6 & 7 | PCU block<br>for bank2 & 3 | PCU block<br>for bank6 & 7 | | | | Cell array<br>for bank3 | Cell array<br>for bank7 | Cell array<br>for bank3 | Cell array<br>for bank7 | | | | | | | | ontrol Block | | | Cell array<br>for bank11 | Cell array<br>for bank15 | Cell array<br>for bank11 | Cell array<br>for bank15 | | | | PCU block<br>for bank10 & 11 | PCU block<br>for bank14 & 15 | PCU block<br>for bank10 & 11 | PCU block<br>for bank14 & 15 | | | | Cell array<br>for bank10<br>Cell array<br>for bank9 | Cell array<br>for bank14<br>Cell array<br>for bank13 | Cell array<br>for bank10<br>Cell array<br>for bank9 | Cell array<br>for bank14<br>Cell array<br>for bank13 | | | | PCU block<br>for bank8 & 9 | PCU block<br>for bank12 & 13 | PCU block<br>for bank8 & 9 | PCU block<br>for bank12 & 13 | Pseudo | Pseudo | | Cell array<br>for bank8 | Cell array<br>for bank12 | Cell array<br>for bank8 | Cell array<br>for bank12 | channel-0 | channel-1 | ## Samsung AxDIMM (2021) - DIMM-based PIM - DLRM recommendation system #### **AxDIMM System** ## FPGA-based Processing Near Memory Gagandeep Singh, Mohammed Alser, Damla Senol Cali, Dionysios Diamantopoulos, Juan Gómez-Luna, Henk Corporaal, and Onur Mutlu, "FPGA-based Near-Memory Acceleration of Modern Data-Intensive Applications" IEEE Micro (IEEE MICRO), to appear, 2021. ## FPGA-based Near-Memory Acceleration of Modern Data-Intensive Applications Gagandeep Singh<sup>⋄</sup> Mohammed Alser<sup>⋄</sup> Damla Senol Cali<sup>⋈</sup> Dionysios Diamantopoulos<sup>▽</sup> Juan Gómez-Luna<sup>⋄</sup> Henk Corporaal<sup>⋆</sup> Onur Mutlu<sup>⋄⋈</sup> <sup>⋄</sup>ETH Zürich <sup>⋈</sup> Carnegie Mellon University \*Eindhoven University of Technology <sup>▽</sup>IBM Research Europe - Push from Technology - DRAM Scaling at jeopardy - → Controllers close to DRAM - → Industry open to new memory architectures - Pull from Systems and Applications - Data access is a major system and application bottleneck - Systems are energy limited - Data movement much more energy-hungry than computation # Main Memory Needs Intelligent Controllers ## We Need to Think Differently from the Past Approaches ## Sub-Agenda: In-Memory Computation - Major Trends Affecting Main Memory - The Need for Intelligent Memory Controllers - Bottom Up: Push from Circuits and Devices - Top Down: Pull from Systems and Applications - Processing in Memory: Two Directions - Processing using Memory - Processing near Memory - How to Enable Adoption of Processing in Memory - Conclusion ## Two PIM Approaches 5.2. Two Approaches: Processing Using Memory (PUM) vs. Processing Near Memory (PNM) Many recent works take advantage of the memory technology innovations that we discuss in Section 5.1 to enable and implement PIM. We find that these works generally take one of two approaches, which are categorized in Table 1: (1) processing using memory or (2) processing near memory. We briefly describe each approach here. Sections 6 and 7 will provide example approaches and more detail for both. Table 1: Summary of enabling technologies for the two approaches to PIM used by recent works. Adapted from [309]. | Approach | <b>Enabling Technologies</b> | | |--------------------------------|-----------------------------------|--| | | SRAM | | | | DRAM | | | <b>Processing Using Memory</b> | Phase-change memory (PCM) | | | | Magnetic RAM (MRAM) | | | | Resistive RAM (RRAM)/memristors | | | | Logic layers in 3D-stacked memory | | | <b>Processing Near Memory</b> | Silicon interposers | | | | Logic in memory controllers | | **Processing using memory (PUM)** exploits the existing memory architecture and the operational principles of the memory circuitry to enable operations within main memory with minimal changes. PUM makes use Onur Mutlu, Saugata Ghose, Juan Gomez-Luna, and Rachata Ausavarungnirun, <u>"A Modern Primer on Processing in Memory"</u> Invited Book Chapter in <u>Emerging</u> <u>Computing: From Devices to Systems - Looking Beyond Moore and Von Neumann</u>, Springer, to be published in 2021. [<u>Tutorial Video on "Memory-Centric Computing Systems"</u> (1 hour 51 minutes)] # Processing in Memory: Two Approaches - 1. Processing using Memory - 2. Processing near Memory ## Approach 1: Processing Using Memory - Take advantage of operational principles of memory to perform bulk data movement and computation in memory - Can exploit internal connectivity to move data - Can exploit analog computation capability - **...** - Examples: RowClone, In-DRAM AND/OR, Gather/Scatter DRAM - RowClone: Fast and Efficient In-DRAM Copy and Initialization of Bulk Data (Seshadri et al., MICRO 2013) - Fast Bulk Bitwise AND and OR in DRAM (Seshadri et al., IEEE CAL 2015) - Gather-Scatter DRAM: In-DRAM Address Translation to Improve the Spatial Locality of Non-unit Strided Accesses (Seshadri et al., MICRO 2015) - "Ambit: In-Memory Accelerator for Bulk Bitwise Operations Using Commodity DRAM Technology" (Seshadri et al., MICRO 2017) ## Starting Simple: Data Copy and Initialization ## Bulk Data Copy ## **Bulk Data Initialization** ## Bulk Data Copy and Initialization ## The Impact of Architectural Trends on Operating System Performance Mendel Rosenblum, Edouard Bugnion, Stephen Alan Herrod, ## Hardware Support for Bulk Data Movement in Server Platforms Li Zhao<sup>†</sup>, Ravi Iyer<sup>‡</sup> Srihari Makineni<sup>‡</sup>, Laxmi Bhuyan<sup>†</sup> and Don Newell<sup>‡</sup> Department of Computer Science and Engineering, University of California, Riverside, CA 92521 Email: {zhao, bhuyan}@cs.ucr.edu Communications Technology Lab Intel-C #### T<sub>E</sub> #### Architecture Support for Improving Bulk Memory Copying and Initialization Performance Xiaowei Jiang, Yan Solihin Dept. of Electrical and Computer Engineering North Carolina State University Raleigh, USA Li Zhao, Ravishankar Iyer Intel Labs Intel Corporation Hillsboro, USA ## Starting Simple: Data Copy and Initialization memmove & memcpy: 5% cycles in Google's datacenter [Kanev+ ISCA'15] Zero initialization (e.g., security) **Page Migration** ## Today's Systems: Bulk Data Copy 1046ns, 3.6uJ (for 4KB page copy via DMA) ## Future Systems: In-Memory Copy 1046ns, 3.6uJ → 90ns, 0.04uJ ## RowClone: In-DRAM Row Copy 11.6X latency reduction, 74X energy reduction ## RowClone: Intra-Subarray ## RowClone: Intra-Subarray (II) - 1. Activate src row (copy data from src to row buffer) - 2. **Activate** dst row (disconnect src from row buffer, connect dst copy data from row buffer to dst) ### RowClone: Inter-Bank Overlap the latency of the read and the write 1.9X latency reduction, 3.2X energy reduction ### Generalized RowClone #### 0.01% area cost ## RowClone: Latency and Energy Savings Seshadri et al., "RowClone: Fast and Efficient In-DRAM Copy and Initialization of Bulk Data," MICRO 2013. #### RowClone: Fast Row Initialization Fix a row at Zero (0.5% loss in capacity) #### RowClone: Bulk Initialization - Initialization with arbitrary data - Initialize one row - Copy the data to other rows - Zero initialization (most common) - Reserve a row in each subarray (always zero) - Copy data from reserved row (FPM mode) - 6.0X lower latency, 41.5X lower DRAM energy - □ 0.2% loss in capacity #### RowClone: Latency & Energy Benefits ### Copy and Initialization in Workloads ### RowClone: Application Performance ### End-to-End System Design **Application** **Operating System** ISA Microarchitecture DRAM (RowClone) How to communicate occurrences of bulk copy/initialization across layers? How to ensure cache coherence? How to maximize latency and energy savings? How to handle data reuse? #### More on RowClone Vivek Seshadri, Yoongu Kim, Chris Fallin, Donghyuk Lee, Rachata Ausavarungnirun, Gennady Pekhimenko, Yixin Luo, Onur Mutlu, Michael A. Kozuch, Phillip B. Gibbons, and Todd C. Mowry, "RowClone: Fast and Energy-Efficient In-DRAM Bulk Data Copy and Initialization" Proceedings of the <u>46th International Symposium on Microarchitecture</u> (**MICRO**), Davis, CA, December 2013. [<u>Slides (pptx) (pdf)</u>] [<u>Lightning Session Slides (pptx) (pdf)</u>] [<u>Poster (pptx) (pdf)</u>] ## RowClone: Fast and Energy-Efficient In-DRAM Bulk Data Copy and Initialization Vivek Seshadri Yoongu Kim Chris Fallin\* Donghyuk Lee vseshadr@cs.cmu.edu yoongukim@cmu.edu cfallin@c1f.net donghyuk1@cmu.edu Rachata Ausavarungnirun Gennady Pekhimenko Yixin Luo rachata@cmu.edu gpekhime@cs.cmu.edu yixinluo@andrew.cmu.edu Onur Mutlu Phillip B. Gibbons† Michael A. Kozuch† Todd C. Mowry onur@cmu.edu phillip.b.gibbons@intel.com michael.a.kozuch@intel.com tcm@cs.cmu.edu Carnegie Mellon University †Intel Pittsburgh #### Lecture on RowClone & Processing using DRAM ## Mindset: Memory as an Accelerator Memory similar to a "conventional" accelerator # RowClone Strengths ### Strengths of the Paper - Simple, novel mechanism to solve an important problem - Effective and low hardware overhead - Intuitive idea! - Greatly improves performance and efficiency (assuming data is mapped nicely) - Seems like a clear win for data initialization (without mapping requirements) - Makes software designer's life easier - If copies are 10x-100x cheaper, how to design software? - Paper tackles many low-level and system-level issues - Well-written, insightful paper ## RowClone Weaknesses #### Weaknesses - Requires data to be mapped in the same subarray to deliver the largest benefits - Helps less if data movement is not within a subarray - Does not help if data movement is across DRAM channels - Inter-subarray copy is very inefficient - Causes many changes in the system stack - End-to-end design spans applications to circuits - Software-hardware cooperative solution might not always be easy to adopt - Cache coherence and data reuse cause real overheads - Evaluation is done solely in simulation - Evaluation does not consider multi-chip systems - Are these the best workloads to evaluate? #### Recall: Try to Avoid Rat Holes ## Improvements on RowClone #### RowClone Extensions and Follow-Up Work - Can we do faster inter-subarray copy? - Yes, see LISA [Chang et al., HPCA 2016] - Can we enable data movement at smaller granularities within a bank? - Yes, see FIGARO [Wang et al., MICRO 2020] - Can we do better inter-bank copy? - Yes, see Network-on-Memory [CAL 2020] - Can similar ideas and DRAM properties be used to perform computation on data? - Yes, see Ambit [Seshadri et al., CAL 2015, MICRO 2017] ### LISA: Increasing Connectivity in DRAM Kevin K. Chang, Prashant J. Nair, Saugata Ghose, Donghyuk Lee, Moinuddin K. Qureshi, and Onur Mutlu, "Low-Cost Inter-Linked Subarrays (LISA): Enabling Fast Inter-Subarray Data Movement in DRAM" Proceedings of the <u>22nd International Symposium on High-</u> <u>Performance Computer Architecture</u> (**HPCA**), Barcelona, Spain, March 2016. [Slides (pptx) (pdf)] [Source Code] #### Low-Cost Inter-Linked Subarrays (LISA): Enabling Fast Inter-Subarray Data Movement in DRAM Kevin K. Chang $^{\dagger}$ , Prashant J. Nair $^{*}$ , Donghyuk Lee $^{\dagger}$ , Saugata Ghose $^{\dagger}$ , Moinuddin K. Qureshi $^{*}$ , and Onur Mutlu $^{\dagger}$ $^{\dagger}$ Carnegie Mellon University $^{*}$ Georgia Institute of Technology #### **Moving Data Inside DRAM?** Goal: Provide a new substrate to enable wide connectivity between subarrays #### **Key Idea and Applications** - Low-cost Inter-linked subarrays (LISA) - Fast bulk data movement between subarrays - Wide datapath via isolation transistors: 0.8% DRAM chip area - LISA is a versatile substrate → new applications - Fast bulk data copy: Copy latency $1.363 \text{ms} \rightarrow 0.148 \text{ms}$ (9.2x) - → 66% speedup, -55% DRAM energy - In-DRAM caching: Hot data access latency $48.7 \text{ns} \rightarrow 21.5 \text{ns}$ (2.2x) - → 5% speedup Fast precharge: Precharge latency 13.1ns→5.0ns (2.6x) → 8% speedup #### More on LISA Kevin K. Chang, Prashant J. Nair, Saugata Ghose, Donghyuk Lee, Moinuddin K. Qureshi, and Onur Mutlu, "Low-Cost Inter-Linked Subarrays (LISA): Enabling Fast Inter-Subarray Data Movement in DRAM" Proceedings of the <u>22nd International Symposium on High-Performance Computer Architecture</u> (HPCA), Barcelona, Spain, [Slides (pptx) (pdf)] [Source Code] March 2016. #### Low-Cost Inter-Linked Subarrays (LISA): Enabling Fast Inter-Subarray Data Movement in DRAM Kevin K. Chang<sup>†</sup>, Prashant J. Nair\*, Donghyuk Lee<sup>†</sup>, Saugata Ghose<sup>†</sup>, Moinuddin K. Qureshi\*, and Onur Mutlu<sup>†</sup> †Carnegie Mellon University \*Georgia Institute of Technology ### FIGARO: Fine-Grained In-DRAM Copy Yaohua Wang, Lois Orosa, Xiangjun Peng, Yang Guo, Saugata Ghose, Minesh Patel, Jeremie S. Kim, Juan Gómez Luna, Mohammad Sadrosadati, Nika Mansouri Ghiasi, and Onur Mutlu, "FIGARO: Improving System Performance via Fine-Grained In-DRAM Data Relocation and Caching" Proceedings of the <u>53rd International Symposium on</u> Microarchitecture (MICRO), Virtual, October 2020. ## FIGARO: Improving System Performance via Fine-Grained In-DRAM Data Relocation and Caching Yaohua Wang\* Lois Orosa<sup>†</sup> Xiangjun Peng<sup>⊙</sup>\* Yang Guo\* Saugata Ghose<sup>◇‡</sup> Minesh Patel<sup>†</sup> Jeremie S. Kim<sup>†</sup> Juan Gómez Luna<sup>†</sup> Mohammad Sadrosadati<sup>§</sup> Nika Mansouri Ghiasi<sup>†</sup> Onur Mutlu<sup>†‡</sup> \*National University of Defense Technology $^\dagger ETH$ Zürich $^\odot Chinese$ University of Hong Kong $^\diamond University$ of Illinois at Urbana–Champaign $^\ddagger Carnegie$ Mellon University $^\S Institute$ of Research in Fundamental Sciences #### Network-On-Memory: Fast Inter-Bank Copy Seyyed Hossein SeyyedAghaei Rezaei, Mehdi Modarressi, Rachata Ausavarungnirun, Mohammad Sadrosadati, Onur Mutlu, and Masoud Daneshtalab, "NoM: Network-on-Memory for Inter-Bank Data Transfer in Highly-Banked Memories" <u>IEEE Computer Architecture Letters</u> (CAL), to appear in 2020. #### NoM: Network-on-Memory for Inter-bank Data Transfer in Highly-banked Memories Seyyed Hossein SeyyedAghaei Rezaei<sup>1</sup> Mohammad Sadrosadati<sup>3</sup> Mehdi Modarressi<sup>1,3</sup> Rachata Ausavarungnirun<sup>2</sup> Onur Mutlu<sup>4</sup> Masoud Daneshtalab<sup>5</sup> <sup>1</sup>University of Tehran <sup>2</sup>King Mongkut's University of Technology North Bangkok <sup>3</sup>Institute for Research in Fundamental Sciences <sup>4</sup>ETH Zürich <sup>5</sup>Mälardalens University ## Mindset: Memory as an Accelerator Memory similar to a "conventional" accelerator #### In-DRAM Bulk Bitwise AND/OR Vivek Seshadri, Kevin Hsieh, Amirali Boroumand, Donghyuk Lee, Michael A. Kozuch, Onur Mutlu, Phillip B. Gibbons, and Todd C. Mowry, "Fast Bulk Bitwise AND and OR in DRAM" IEEE Computer Architecture Letters (CAL), April 2015. #### Fast Bulk Bitwise AND and OR in DRAM Vivek Seshadri\*, Kevin Hsieh\*, Amirali Boroumand\*, Donghyuk Lee\*, Michael A. Kozuch<sup>†</sup>, Onur Mutlu\*, Phillip B. Gibbons<sup>†</sup>, Todd C. Mowry\* \*Carnegie Mellon University <sup>†</sup>Intel Pittsburgh ### Ambit: Bulk-Bitwise in-DRAM Computation Vivek Seshadri, Donghyuk Lee, Thomas Mullins, Hasan Hassan, Amirali Boroumand, Jeremie Kim, Michael A. Kozuch, Onur Mutlu, Phillip B. Gibbons, and Todd C. Mowry, "Ambit: In-Memory Accelerator for Bulk Bitwise Operations Using Commodity DRAM Technology" Proceedings of the <u>50th International Symposium on</u> Microarchitecture (MICRO), Boston, MA, USA, October 2017. [Slides (pptx) (pdf)] [Lightning Session Slides (pptx) (pdf)] [Poster (pptx) (pdf)] Ambit: In-Memory Accelerator for Bulk Bitwise Operations Using Commodity DRAM Technology Vivek Seshadri $^{1,5}$ Donghyuk Lee $^{2,5}$ Thomas Mullins $^{3,5}$ Hasan Hassan $^4$ Amirali Boroumand $^5$ Jeremie Kim $^{4,5}$ Michael A. Kozuch $^3$ Onur Mutlu $^{4,5}$ Phillip B. Gibbons $^5$ Todd C. Mowry $^5$ $^1$ Microsoft Research India $^2$ NVIDIA Research $^3$ Intel $^4$ ETH Zürich $^5$ Carnegie Mellon University #### In-DRAM Bulk Bitwise Execution Paradigm Vivek Seshadri and Onur Mutlu, "In-DRAM Bulk Bitwise Execution Engine" Invited Book Chapter in Advances in Computers, to appear in 2020. [Preliminary arXiv version] #### In-DRAM Bulk Bitwise Execution Engine Vivek Seshadri Microsoft Research India visesha@microsoft.com Onur Mutlu ETH Zürich onur.mutlu@inf.ethz.ch #### SIMDRAM Framework for in-DRAM Computing Nastaran Hajinazar, Geraldo F. Oliveira, Sven Gregorio, Joao Dinis Ferreira, Nika Mansouri Ghiasi, Minesh Patel, Mohammed Alser, Saugata Ghose, Juan Gomez-Luna, and Onur Mutlu, "SIMDRAM: An End-to-End Framework for Bit-Serial SIMD Computing in DRAM" Proceedings of the 26th International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS), Virtual, March-April 2021. [2-page Extended Abstract] [Short Talk Slides (pptx) (pdf)] [Talk Slides (pptx) (pdf)] [Short Talk Video (5 mins)] [Full Talk Video (27 mins)] ## SIMDRAM: A Framework for Bit-Serial SIMD Processing using DRAM \*Nastaran Hajinazar<sup>1,2</sup> Nika Mansouri Ghiasi<sup>1</sup> \*Geraldo F. Oliveira<sup>1</sup> Minesh Patel<sup>1</sup> Juan Gómez-Luna<sup>1</sup> Sven Gregorio<sup>1</sup> Mohammed Alser<sup>1</sup> Onur Mutlu<sup>1</sup> João Dinis Ferreira<sup>1</sup> Saugata Ghose<sup>3</sup> <sup>1</sup>ETH Zürich <sup>2</sup>Simon Fraser University <sup>3</sup>University of Illinois at Urbana–Champaign ## We Stopped Here in Lecture ## Computer Architecture Lecture 6b: Processing using Memory Prof. Onur Mutlu ETH Zürich Fall 2021 15 October 2021 ### Extensions and Follow-Up Work (II) - Can this idea be evaluated on a real system? How? - Yes, see the ComputeDRAM paper [MICRO 2019] - Can similar ideas be used in other types of memories? Phase Change Memory? RRAM? STT-MRAM? - Yes, see the Pinatubo paper [DAC 2016] - Can charge sharing properties be used for other functions? - Yes, see the D-RaNGe [HPCA 2019], DL-PUF [HPCA 2018], QUAC-TRNG [ISCA 2021] works on random numbers & PUFs - Can we have more efficient solutions to - Cache coherence (minimize overhead) - Data reuse after copy and initialization #### RowClone Demonstration in Real DRAM Chips ## ComputeDRAM: In-Memory Compute Using Off-the-Shelf DRAMs Fei Gao feig@princeton.edu Department of Electrical Engineering Princeton University Georgios Tziantzioulis georgios.tziantzioulis@princeton.edu Department of Electrical Engineering Princeton University David Wentzlaff wentzlaf@princeton.edu Department of Electrical Engineering Princeton University #### Pinatubo: PCM RowClone and Bitwise Ops ## Pinatubo: A Processing-in-Memory Architecture for Bulk Bitwise Operations in Emerging Non-volatile Memories Shuangchen Li<sup>1</sup>\*, Cong Xu<sup>2</sup>, Qiaosha Zou<sup>1,5</sup>, Jishen Zhao<sup>3</sup>, Yu Lu<sup>4</sup>, and Yuan Xie<sup>1</sup> University of California, Santa Barbara<sup>1</sup>, Hewlett Packard Labs<sup>2</sup> University of California, Santa Cruz<sup>3</sup>, Qualcomm Inc.<sup>4</sup>, Huawei Technologies Inc.<sup>5</sup> {shuangchenli, yuanxie}ece.ucsb.edu<sup>1</sup> ## Takeaways ### Key Takeaways - A novel method to accelerate data copy and initialization - Simple and effective - Hardware/software cooperative - Good potential for work building on it to extend it - To different granularities - To make things more efficient and effective - Many works have already built on the paper (see LISA, FIGARO, NoM, Ambit, ComputeDRAM, and other works in Google Scholar) - Easy to read and understand paper ### RowClone: Memory as an Accelerator Memory similar to a "conventional" accelerator ### Mindset: Processing using DRAM - DRAM has great capability to perform bulk data movement and computation internally with small changes - Can exploit internal connectivity to move data - Can exploit analog computation capability - **-** ... - Examples: RowClone, In-DRAM AND/OR, Gather/Scatter DRAM - RowClone: Fast and Efficient In-DRAM Copy and Initialization of Bulk Data (Seshadri et al., MICRO 2013) - Fast Bulk Bitwise AND and OR in DRAM (Seshadri et al., IEEE CAL 2015) - Gather-Scatter DRAM: In-DRAM Address Translation to Improve the Spatial Locality of Non-unit Strided Accesses (Seshadri et al., MICRO 2015) - "Ambit: In-Memory Accelerator for Bulk Bitwise Operations Using Commodity DRAM Technology" (Seshadri et al., MICRO 2017) # In-Memory Bulk Bitwise Operations ## In-Memory Bulk Bitwise Operations - We can support in-DRAM COPY, ZERO, AND, OR, NOT, MAJ - At low cost - Using inherent analog computation capability of DRAM - Idea: activating multiple rows performs computation - 30-60X performance and energy improvement - Seshadri+, "Ambit: In-Memory Accelerator for Bulk Bitwise Operations Using Commodity DRAM Technology," MICRO 2017. - New memory technologies enable even more opportunities - Memristors, resistive RAM, phase change mem, STT-MRAM, ... - Can operate on data with minimal movement ### In-DRAM AND/OR: Triple Row Activation #### In-DRAM Bulk Bitwise AND/OR Operation - BULKAND A, B $\rightarrow$ C - Semantics: Perform a bitwise AND of two rows A and B and store the result in row C - R0 reserved zero row, R1 reserved one row - D1, D2, D3 Designated rows for triple activation - 1. RowClone A into D1 - 2. RowClone B into D2 - 3. RowClone R0 into D3 - 4. ACTIVATE D1,D2,D3 - 5. RowClone Result into C ### More on In-DRAM Bulk AND/OR Vivek Seshadri, Kevin Hsieh, Amirali Boroumand, Donghyuk Lee, Michael A. Kozuch, Onur Mutlu, Phillip B. Gibbons, and Todd C. Mowry, "Fast Bulk Bitwise AND and OR in DRAM" IEEE Computer Architecture Letters (CAL), April 2015. #### Fast Bulk Bitwise AND and OR in DRAM Vivek Seshadri\*, Kevin Hsieh\*, Amirali Boroumand\*, Donghyuk Lee\*, Michael A. Kozuch<sup>†</sup>, Onur Mutlu\*, Phillip B. Gibbons<sup>†</sup>, Todd C. Mowry\* \*Carnegie Mellon University <sup>†</sup>Intel Pittsburgh #### In-DRAM NOT: Dual Contact Cell Figure 5: A dual-contact cell connected to both ends of a sense amplifier Idea: Feed the negated value in the sense amplifier into a special row Seshadri+, "Ambit: In-Memory Accelerator for Bulk Bitwise Operations using Commodity DRAM Technology," MICRO 2017. # In-DRAM NOT Operation Figure 5: Bitwise NOT using a dual contact capacitor Seshadri+, "Ambit: In-Memory Accelerator for Bulk Bitwise Operations using Commodity DRAM Technology," MICRO 2017. # Performance: In-DRAM Bitwise Operations Figure 9: Throughput of bitwise operations on various systems. # Energy of In-DRAM Bitwise Operations | | Design | not | and/or | nand/nor | xor/xnor | |----------------|----------------|-------|--------|----------|----------| | DRAM & | DDR3 | 93.7 | 137.9 | 137.9 | 137.9 | | Channel Energy | Ambit | 1.6 | 3.2 | 4.0 | 5.5 | | (nJ/KB) | $(\downarrow)$ | 59.5X | 43.9X | 35.1X | 25.1X | Table 3: Energy of bitwise operations. $(\downarrow)$ indicates energy reduction of Ambit over the traditional DDR3-based design. Seshadri+, "Ambit: In-Memory Accelerator for Bulk Bitwise Operations using Commodity DRAM Technology," MICRO 2017. #### **Ambit vs. DDR3: Performance and Energy** ## Bulk Bitwise Operations in Workloads # Example Data Structure: Bitmap Index - Alternative to B-tree and its variants - Efficient for performing range queries and joins - Many bitwise operations to perform a query # Performance: Bitmap Index on Ambit Figure 10: Bitmap index performance. The value above each bar indicates the reduction in execution time due to Ambit. >5.4-6.6X Performance Improvement Seshadri+, "Ambit: In-Memory Accelerator for Bulk Bitwise Operations using Commodity DRAM Technology," MICRO 2017. # Performance: BitWeaving on Ambit Figure 11: Speedup offered by Ambit over baseline CPU with SIMD for BitWeaving Seshadri+, "Ambit: In-Memory Accelerator for Bulk Bitwise Operations using Commodity DRAM Technology," MICRO 2017. #### More on In-DRAM Bulk AND/OR Vivek Seshadri, Kevin Hsieh, Amirali Boroumand, Donghyuk Lee, Michael A. Kozuch, Onur Mutlu, Phillip B. Gibbons, and Todd C. Mowry, "Fast Bulk Bitwise AND and OR in DRAM" IEEE Computer Architecture Letters (CAL), April 2015. #### Fast Bulk Bitwise AND and OR in DRAM Vivek Seshadri\*, Kevin Hsieh\*, Amirali Boroumand\*, Donghyuk Lee\*, Michael A. Kozuch<sup>†</sup>, Onur Mutlu\*, Phillip B. Gibbons<sup>†</sup>, Todd C. Mowry\* \*Carnegie Mellon University <sup>†</sup>Intel Pittsburgh # More on In-DRAM Bitwise Operations Vivek Seshadri et al., "<u>Ambit: In-Memory Accelerator</u> for Bulk Bitwise Operations Using Commodity DRAM <u>Technology</u>," MICRO 2017. Ambit: In-Memory Accelerator for Bulk Bitwise Operations Using Commodity DRAM Technology ``` Vivek Seshadri^{1,5} Donghyuk Lee^{2,5} Thomas Mullins^{3,5} Hasan Hassan^4 Amirali Boroumand^5 Jeremie Kim^{4,5} Michael A. Kozuch^3 Onur Mutlu^{4,5} Phillip B. Gibbons^5 Todd C. Mowry^5 ``` $^1$ Microsoft Research India $^2$ NVIDIA Research $^3$ Intel $^4$ ETH Zürich $^5$ Carnegie Mellon University #### More on In-DRAM Bulk Bitwise Execution Vivek Seshadri and Onur Mutlu, "In-DRAM Bulk Bitwise Execution Engine" Invited Book Chapter in Advances in Computers, to appear in 2020. [Preliminary arXiv version] #### In-DRAM Bulk Bitwise Execution Engine Vivek Seshadri Microsoft Research India visesha@microsoft.com Onur Mutlu ETH Zürich onur.mutlu@inf.ethz.ch #### SIMDRAM Framework Nastaran Hajinazar, Geraldo F. Oliveira, Sven Gregorio, Joao Dinis Ferreira, Nika Mansouri Ghiasi, Minesh Patel, Mohammed Alser, Saugata Ghose, Juan Gomez-Luna, and Onur Mutlu, "SIMDRAM: An End-to-End Framework for Bit-Serial SIMD Computing in DRAM" Proceedings of the 26th International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS), Virtual, March-April 2021. [2-page Extended Abstract] [Short Talk Slides (pptx) (pdf)] [Talk Slides (pptx) (pdf)] [Short Talk Video (5 mins)] [Full Talk Video (27 mins)] # SIMDRAM: A Framework for Bit-Serial SIMD Processing using DRAM \*Nastaran Hajinazar<sup>1,2</sup> Nika Mansouri Ghiasi<sup>1</sup> \*Geraldo F. Oliveira<sup>1</sup> Minesh Patel<sup>1</sup> Juan Gómez-Luna<sup>1</sup> Sven Gregorio<sup>1</sup> Mohammed Alser<sup>1</sup> Onur Mutlu<sup>1</sup> João Dinis Ferreira<sup>1</sup> Saugata Ghose<sup>3</sup> <sup>1</sup>ETH Zürich <sup>2</sup>Simon Fraser University <sup>3</sup>University of Illinois at Urbana–Champaign # SIMDRAM Key Idea - **SIMDRAM**: An end-to-end processing-using-DRAM framework that provides the programming interface, the ISA, and the hardware support for: - Efficiently computing complex operations in DRAM - Providing the ability to implement **arbitrary** operations as required - Using an **in-DRAM massively-parallel SIMD substrate** that requires **minimal** changes to DRAM architecture #### **SIMDRAM Framework: Overview** # **SIMDRAM Key Results** #### Evaluated on: - 16 complex in-DRAM operations - 7 commonly-used real-world applications #### **SIMDRAM provides:** - 88× and 5.8× the throughput of a CPU and a high-end GPU, respectively, over 16 operations - 257× and 31× the energy efficiency of a CPU and a high-end GPU, respectively, over 16 operations - 21× and 2.1× the performance of a CPU an a high-end GPU, over seven real-world applications #### **SIMDRAM Conclusion** #### • SIMDRAM: - Enables efficient computation of a flexible set and wide range of operations in a PuM massively parallel SIMD substrate - Provides the hardware, programming, and ISA support, to: - Address key system integration challenges - Allow programmers to define and employ new operations without hardware changes #### **SIMDRAM** is a promising PuM framework - Can ease the adoption of processing-using-DRAM architectures - Improves the performance and efficiency of processingusing-memory architectures # SIMDRAM: A Framework for Bit-Serial SIMD Processing using DRAM Nastaran Hajinazar\* Geraldo F. Oliveira\* Sven Gregorio Joao Ferreira Nika Mansouri Ghiasi Minesh Patel Mohammed Alser Saugata Ghose Juan Gómez–Luna Onur Mutlu # In-DRAM Physical Unclonable Functions Jeremie S. Kim, Minesh Patel, Hasan Hassan, and Onur Mutlu, "The DRAM Latency PUF: Quickly Evaluating Physical Unclonable Functions by Exploiting the Latency-Reliability Tradeoff in Modern DRAM Devices" Proceedings of the <u>24th International Symposium on High-Performance Computer</u> <u>Architecture</u> (**HPCA**), Vienna, Austria, February 2018. [Lightning Talk Video] [Slides (pptx) (pdf)] [Lightning Session Slides (pptx) (pdf)] [Full Talk Lecture Video (28 minutes)] #### The DRAM Latency PUF: Quickly Evaluating Physical Unclonable Functions by Exploiting the Latency-Reliability Tradeoff in Modern Commodity DRAM Devices Jeremie S. Kim<sup>†§</sup> Minesh Patel<sup>§</sup> Hasan Hassan<sup>§</sup> Onur Mutlu<sup>§†</sup> <sup>†</sup>Carnegie Mellon University <sup>§</sup>ETH Zürich #### In-DRAM True Random Number Generation Jeremie S. Kim, Minesh Patel, Hasan Hassan, Lois Orosa, and Onur Mutlu, "D-RaNGe: Using Commodity DRAM Devices to Generate True Random Numbers with Low Latency and High Throughput" Proceedings of the <u>25th International Symposium on High-Performance Computer</u> <u>Architecture</u> (**HPCA**), Washington, DC, USA, February 2019. [Slides (pptx) (pdf)] [Full Talk Video (21 minutes)] [Full Talk Lecture Video (27 minutes)] Top Picks Honorable Mention by IEEE Micro. #### D-RaNGe: Using Commodity DRAM Devices to Generate True Random Numbers with Low Latency and High Throughput Jeremie S. Kim<sup>‡§</sup> Minesh Patel<sup>§</sup> Hasan Hassan<sup>§</sup> Lois Orosa<sup>§</sup> Onur Mutlu<sup>§‡</sup> <sup>‡</sup>Carnegie Mellon University <sup>§</sup>ETH Zürich SAFARI 133 #### In-DRAM True Random Number Generation Ataberk Olgun, Minesh Patel, A. Giray Yaglikci, Haocong Luo, Jeremie S. Kim, F. Nisa Bostanci, Nandita Vijaykumar, Oguz Ergin, and Onur Mutlu, "QUAC-TRNG: High-Throughput True Random Number Generation Using Quadruple Row Activation in Commodity DRAM Chips" Proceedings of the <u>48th International Symposium on Computer Architecture</u> (**ISCA**), Virtual, June 2021. [Slides (pptx) (pdf)] [Short Talk Slides (pptx) (pdf)] [Talk Video (25 minutes)] [SAFARI Live Seminar Video (1 hr 26 mins)] # QUAC-TRNG: High-Throughput True Random Number Generation Using Quadruple Row Activation in Commodity DRAM Chips Ataberk Olgun<sup>§†</sup> Minesh Patel<sup>§</sup> A. Giray Yağlıkçı<sup>§</sup> Haocong Luo<sup>§</sup> Jeremie S. Kim<sup>§</sup> F. Nisa Bostancı<sup>§†</sup> Nandita Vijaykumar<sup>§⊙</sup> Oğuz Ergin<sup>†</sup> Onur Mutlu<sup>§</sup> §ETH Zürich $^{\dagger}$ TOBB University of Economics and Technology $^{\odot}$ University of Toronto SAFARI 134 #### RowClone & Bitwise Ops in Real DRAM Chips # ComputeDRAM: In-Memory Compute Using Off-the-Shelf DRAMs Fei Gao feig@princeton.edu Department of Electrical Engineering Princeton University Georgios Tziantzioulis georgios.tziantzioulis@princeton.edu Department of Electrical Engineering Princeton University David Wentzlaff wentzlaf@princeton.edu Department of Electrical Engineering Princeton University #### Pinatubo: RowClone and Bitwise Ops in PCM # Pinatubo: A Processing-in-Memory Architecture for Bulk Bitwise Operations in Emerging Non-volatile Memories Shuangchen Li<sup>1</sup>\*, Cong Xu<sup>2</sup>, Qiaosha Zou<sup>1,5</sup>, Jishen Zhao<sup>3</sup>, Yu Lu<sup>4</sup>, and Yuan Xie<sup>1</sup> University of California, Santa Barbara<sup>1</sup>, Hewlett Packard Labs<sup>2</sup> University of California, Santa Cruz<sup>3</sup>, Qualcomm Inc.<sup>4</sup>, Huawei Technologies Inc.<sup>5</sup> {shuangchenli, yuanxie}ece.ucsb.edu<sup>1</sup> #### Pinatubo: RowClone and Bitwise Ops in PCM Figure 2: Overview: (a) Computing-centric approach, moving tons of data to CPU and write back. (b) The proposed Pinatubo architecture, performs *n*-row bitwise operations inside NVM in one step. # In-Memory Crossbar Array Operations - Some emerging NVM technologies have crossbar array structure - Memristors, resistive RAM, phase change mem, STT-MRAM, ... - Crossbar arrays can be used to perform dot product operations using "analog computation capability" - Can operate on multiple pieces of data using Kirchoff's laws - Bitline current is a sum of products of wordline V x (1 / cell R) - Computation is in analog domain inside the crossbar array - Need peripheral circuitry for D→A and A→D conversion of inputs and outputs # Aside: In-Memory Crossbar Computation (a) Multiply-Accumulate operation (b) Vector-Matrix Multiplier Fig. 1. (a) Using a bitline to perform an analog sum of products operation. (b) A memristor crossbar used as a vector-matrix multiplier. # Aside: In-Memory Crossbar Computation # Readings on Processing using NVM - Shafiee+, "ISAAC: A Convolutional Neural Network Accelerator with In-Situ Analog Arithmetic in Crossbars", ISCA 2016. - Chi+, "PRIME: A Novel Processing-in-memory Architecture for Neural Network Computation in ReRAM-based Main Memory", ISCA 2016. - Prezioso+, "Training and Operation of an Integrated Neuromorphic Network based on Metal-Oxide Memristors", Nature 2015 - Ambrogio+, "Equivalent-accuracy accelerated neural-network training using analogue memory", Nature 2018. # Challenge: Intelligent Memory Device # Does memory have to be dumb? # Challenge and Opportunity for Future # Computing Architectures with Minimal Data Movement # Historical Perspective & A Detour on the Review Process # Ambit and RowClone Sound Great! No? # Some History: RowClone # RowClone: Historical Perspective - This work is likely the first example of "minimally changing DRAM chips" to perform data movement and computation - Surprising that it was done as late as 2013! - It led to a body of work on in-DRAM (and in-NVM) computation with "hopefully small" changes - Work building on RowClone still continues - Initially, it was dismissed by some reviewers - Rejected from ISCA 2013 conference # One Review (ISCA 2013 Submission) ### PAPER STRENGTHS The paper includes a well written background on DRAM organization/operation. The proposed technique is simple and elegant; it nicely exploits key circuit-level characteristics of DRAM designs and minimizes the changes necessary to commodity DRAM chips. ### PAPER WEAKNESSES I am concerned on the applicability of the technique and found the evaluation to be uncompelling in terms of motivating the work as well as quantifying the potential benefit. Details on how to efficiently manage the coherence between the cache hierarchy and DRAM to enable the proposed technique are glossed over, but in my opinion are critical to the narrative. # Another Review and Rebuttal ### **DETAILED COMMENTS** The paper proposes a simple and not new idea, block copy in a DRAM, and the creates a complete Reviewer B mentions that our idea is "not new". An explicit reference by the reviewer would be helpful here. While the reviewer may be referring to one of the patents that we cite in our paper (citations 2, 6, 25, 26, 27 in the paper), these patents are at a superficial level and do \*not\* provide a concrete mechanism. In contrast, we propose three concrete mechanisms and provide details on the most important architectural and microarchitectural modifications required at the DRAM chip, the memory controller, and the CPU to enable a system that supports the mechanisms. We also analyze their latency, hardware overhead, power, and performance in detail. We are not aware of any prior work that achieves this. # ISCA 2013 Submission # ISCA40 # **Paper #295** onur@cmu.edu Profile | Help | Sign out Main #268 Papers #353 (All) Search # #295 RowClone: Fast and Efficient In-DRAM Copy and Initialization of Bulk Data ### NOTIFICATION If selected, you will receive email when updated comments are available for this paper. + OTHER CONFLICTS ### Rejected 1014kB Thursday 22 Nov 2012 12:11:45am EST 0fd459a9adc6194cda028a394d2e4d929f662f32 You are an **author** of this paper. ### - ABSTRACT Many programs initialize or copy large amounts of memory data. Initialization and copying are ### + Authors - V. Seshadri, Y. Kim, D. Lee, - C. Fallin, R. Ausavarungnirun, - G. Pekhimenko, Y. Luo, O. Mutlu, | Review | #295A | |--------|-------| | Review | #295B | | Review | #295C | | OveMer | Nov | WriQua | RevConAnd | |--------|-----|--------|-----------| | 3 | 4 | 5 | 3 | | 4 | 3 | 4 | 3 | | 3 | 4 | 4 | 3 | # Yet Later... in ISCA 2015... # Profiling a warehouse-scale computer Svilen Kanev<sup>†</sup> Harvard University Parthasarathy Ranganathan Google Juan Pablo Darago<sup>†</sup> Universidad de Buenos Aires Tipp Moseley Google Gu-Yeon Wei Harvard University Kim Hazelwood<sup>†</sup> Yahoo Labs > **David Brooks** Harvard University nents of "datacenter tax". we see common building blocks once we aggregate sampled profile data across many applications running in a datacenter. In this section, we quantify the performance impact of the datacenter tax, and argue that its components are prime candidates for hardware acceleration in future datacenter SoCs. **Data movement** In fact, RPCs are by far not the only code portions that do data movement. We also tracked all calls to the Figure 4: 22-27% of WSC cycles are spent in different comemcpy() and memmove() library functions to estimate the amount of time spent on explicit data movement (i.e., exposed through a simple API). This is a conservative estimate because it does not track inlined or explicit copies. Just the variants of these two library functions represent 4-5% of datacenter cycles. > Recent work in performing data movement in DRAM [45] could optimize away this piece of tax. # MICRO 2013 Submission # #206 RowClone: Fast and Energy-Efficient In-DRAM Bulk Data Copy and Initialization ATION ceive e for **Accepted** **1947kB** Friday 31 May 2013 1:48:46pm PDT | fd8423acdd9a222280302355899340083e5a40b1 You are an **author** of this paper. ### + ABSTRACT Bulk data copy and initialization operations are frequently triggered by several system level operations in modern systems. Despite the fact that these operations do not require [more] ### + Authors - V. Seshadri, Y. Kim, C. Fallin, - D. Lee, R. Ausavarungnirun, - G. Pekhimenko, Y. Luo, O. Mutlu, - P. Gibbons, M. Kozuch, T. Mowry [details] ### + Topics | | OveMe | r Nov | WriQua | RevExp | |--------------|-------|-------|--------|--------| | Review #206A | 5 | 4 | 4 | 4 | | Review #206B | 4 | 2 | 4 | 4 | | Review #206C | 3 | 4 | 4 | 4 | | Review #206D | 3 | 3 | 4 | 3 | | Review #206E | 4 | 3 | 5 | 3 | # More History: Ambit # **Ambit** - First work on performing bulk bitwise operations in DRAM - By exploiting analog computation capability of bitlines - Extends and completes our IEEE CAL 2015 paper - Disruptive -- spans algorithms to circuits/devices - Requires hardware/software cooperation for adoption - Led to a large amount of work in similar approaches in DRAM and NVM - The work continues to build - Initially, it was dismissed by many reviewers - Rejected from 4 conferences! # ISCA 2016: Rejected # **Buddy RAM: Fast and Efficient Bulk Bitwise** Operations Using DRAM Rejected 2006kB 23 Nov 2015 11:30:23pm EST · 7f7234da178e644380275ce12a4f539ef45c4418 You are an **author** of this paper. Abstract Many data structures (e.g., database bitmap indices) rely on fast bitwise operations on large bit vectors to achieve high performance. Unfortunately, the throughput of such bulk [more] Authors V. Seshadri, D. Lee, T. Mullins, A. Boroumand, J. Kim, M. Kozuch, O. Mutlu, P. Gibbons, T. Mowry [details] ► Topics and Options ### RelISC OveMerPos RevConAnd Nov WriQua | Review #171A | 3 | 4 | 4 | 2 | 3 | |--------------|---|---|---|---|---| | Review #171B | 2 | 4 | 3 | 3 | 4 | | Review #171C | 3 | 4 | 4 | 2 | 3 | | Review #171D | 3 | 5 | 2 | 2 | 3 | | Review #171E | 2 | 3 | 2 | 3 | 3 | # MICRO 2016: Rejected Submission (1662kB) 10 Apr 2016 9:32:31pm EDT · e518c6a8916109492574858db80a6184fe61ca0c ▶ Abstract Certain widely-used data structures (e.g., bitmap indices) rely on [more] **▼**Authors Vivek Seshadri (CMU) <vseshadr@cs.cmu.ed Donghyuk Lee (NVIDIA Re <donghyuk1@cmu.edi Thomas Mullins (Intel) <thomas.p.mullins@int Amirali Boroumand (CMU) Jeremie Kim (CMU) Michael A. Kozuch (Intel) <michael.a.kozuch@in Onur Mutlu (CMU/ETH) <omutlu@gmail.com> Phillip B. Gibbons (CMU) <gibbons@cs.cmu.edu Todd C. Mowry (CMU) <tc **▶** Topics ### **Rejected** · You are an **author** of this paper. | | PosRebOve | OveMer | RevExp | Nov | WriQua | |--------------|-----------|--------|--------|-----|--------| | Review #249A | 2 | 2 | 4 | 3 | 3 | | Review #249B | 4 | 4 | 3 | 3 | 5 | | Review #249C | 2 | 3 | 4 | 2 | 3 | | Review #249D | 5 | 5 | 2 | 3 | 3 | | Review #249E | 5 | 5 | 2 | 2 | 3 | | Review #249F | 3 | 3 | 3 | 3 | 4 | # HPCA 2017: Rejected 1)~significantly improves the performance of queries in applications that use bitmap indices for fast analytics, and 2)~makes bit vectors more attractive than red-black trees to represent sets. We believe Buddy can trigger programmers to redesign applications to use bitwise operations with the goal of achieving high performance and efficiency. | Rejected · | You are | e an <mark>author</mark> | of this | paper. | |------------|---------|--------------------------|---------|--------| |------------|---------|--------------------------|---------|--------| | | OveMer | RevExp | WriQua | ExpMet | Nov | |--------------|--------|--------|--------|--------|-----| | Review #119A | 1 | 2 | 3 | 2 | 2 | | Review #119B | 4 | 1 | 4 | 4 | 3 | | Review #119C | 4 | 4 | 4 | 4 | 4 | | Review #119D | 3 | 1 | 4 | 4 | 3 | | Review #119E | 3 | 2 | 5 | 4 | 4 | # ISCA 2017: Rejected # Rejected **Submission (**) 19 Nov 2016 12:03:02am EST · 3eea263e35e53552851cabc5225162776f809eaa ### ▶ Abstract Bitwise operations are an important component of ### Authors V. Seshadri, D. Lee, T. Mullins, H. Hassan, A. Boroumand, J. Kim, M. Kozuch, O. Mutlu, P. Gibbons, T. Mowry [details] # [more] **▶** Topics and Options ### PosRebOve OveMer Nov WriQua RevExp | Review #162A | 1 | 2 | 2 | 4 | 5 | |--------------|---|---|---|---|---| | Review #162B | 2 | 2 | 3 | 3 | 3 | | Review #162C | 4 | 4 | 3 | 4 | 4 | | Review #162D | 3 | 3 | 3 | 4 | 4 | | Review #162F | 4 | 4 | 3 | 4 | 3 | # Ambit Sounds Good, No? # Paper summary # **Review from ISCA 2016** The paper proposes to extend DRAM to include bulk, bit-wise logical operations directly between rows within the DRAM. # **Strengths** - Very clever/novel idea. - Great potential speedup and efficiency gains. ### Weaknesses - Probably won't ever be built. Not practical to assume DRAM manufacturers with change DRAM in this way. # Very Interesting and Novel, ..... BUT ... ### Comments for the authors I found this idea very interesting and novel. In particular, while there have been many works proposing moving computation closer to memory, I'm not aware of any work which proposes to leverage the DRAM rows themselves to implement the computation. The benefits to this approach are large in that no actual logic is used to implement the logical functions. Further the operation occurs in parallel across the whole row, a huge degree of data parallelism. # ... This Will Never Get Implemented - The biggest problem with the work is that it underestimates the difficulty in modifying DRAM process for benefit in only a subset of applications which do bulk bitwise operations. In particular, I find it hard to believe that the commodity DRAM industry will incorporate this into their standard DRAM process. DRAM process is, at this point, a highly optimized, extremely tuned endeavor. Adding this kind of functionally will have a big impact on DRAM cost. The performance benefit on the subset of applications isn't enough to justify the higher costs this will incur and this will never get implemented. # Another Review # **Another Review from ISCA 2016** # **Strengths** The proposed mechanisms effectively exploit the operation of the DRAM to perform efficient bitwise operations across entire rows of the DRAM. ## Weaknesses This requires a modification to the DRAM that will only help this type of bitwise operation. It seems unlikely that something like that will be adopted. # ... This Will Never Get Implemented ### Comments for the authors This paper shows that DRAM could be modified to support bitwise operations directly within the DRAM itself. The performance advantages are compelling for situations in which bulk bitwise operations matter. However, I am not really convinced that any DRAM manufacturer would really consider modifying the DRAM in this way. It beneifts one specific type of operation, and while that is important for some applications, it is not really a general-purpose operation. It is not like the STL library would be changed to use this for its implementation of sets. # Yet Another Review # **Yet Another Review from ISCA 2016** ### Weaknesses The core novelty of Buddy RAM is almost all circuits-related (by exploiting sense amps). I do not find architectural innovation even though the circuits technique benefits architecturally by mitigating memory bandwidth and relieving cache resources within a subarray. The only related part is the new ISA support for bitwise operations at DRAM side and its induced issue on cache coherence. This paper suits better to be peer-reviewed and published in a circuit conference or with a fabricated chip in ISSCC. # A Review from HPCA 2017: REJECT ### #119 - HPCA23 | | * Impractical. | Too many | implications | on | ISA, | DRAM | design, | and | |----|----------------|----------|--------------|----|------|------|---------|-----| | 1. | coherence pre | otocols. | | | | | | | - \* Unlikely to benefit real-world computations. - \* Evaluation did not consider full-program performance. ### O Comments for author I am skeptical this would benefit real-world computations. I've never seen real-world program profiles with hot functions or instructions that are bit-wise operations. On the other hand, I \*have\* seen system profiles that show non-trivial time zeroing pages. Suggest re-tooling your work to support page zeroing and evaluating that with a full-system simulation. Take a look at when/why the Linux kernel zeroes pages. You might be surprised at the possible impact. ## Review #119A Paper summary Paper proposes DRAM technology changes (inverts, etc) to implement bit-wise operations directly on DRAM rows. Overall merit 1. Reject Post-response overall merit Unknown Reviewer expertise 2. I have passing familiarity with this area Writing quality 3. Adequate **Experimental methodology** 2. Poor Novelty 2. Incremental improvement ### Strengths Seems like a new idea. Processor-in-Memory (PIM) ideas have resurged. Weaknesses # A Review from ISCA 2017 4. Well-written Review #162A Updated 28 Jan 2017 5:16:50am EST Post rebuttal overall merit Overall merit Reject Writing quality Plain text Plain text Writing quality Reviewer expertise 2. Incremental improvement This is my area ### Paper summary This paper proposes in-DRAM bit-wise operations by activating more than one word lines (and cells connected to the wordiness). Basically, it's a charge-based computation where the difference in charge stored cells connected to the same bit line is used for the logic operation. ### **Strengths** - conceptually a very interesting proposal (but practically not sure). - consider various aspects including the interaction between #162 - ISCA 2017 processors and RAM (although there isn't any new contribution and rather use the same proposal as prior work). ### Weaknesses - negative impact on the regularity of DRAM array design (and associated overhead evaluation seems to be very weak. - significantly increase the testing cost ### Comments to authors This is an interesting proposal and well presented paper. However, I have some concerns regarding the evaluation (especially related to circuit level issues). Especially, I feel that the variation related modeling and evaluation are weak as there are multiple sources of variations such as access transistors and sense-amp mismatches, minor defects in either access transistors and/or capacitor that can manifest in this particular proposed operation scenarios. That is, the authors oversimplify the variation modeling, which I believe failed to convince me this will work in practice. Also, the area overhead analysis sounds hand-waivy. I totally understand the difficulty of DRAM overhead analysis but also we must pursue more precise ways of evaluating the area impact as DRAM is very cost-sensitive. # Another Review from ISCA 2017 **Review #162B** Updated 1 Feb 2017 6:50:31pm EST A Plain text Post rebuttal overall merit Overall merit 2. Weak reject 2. Weak reject Novelty Writing quality New contribution. 3. Adequate Reviewer expertise 3. I know the material, but am not an expert Paper summary This paper proposes performing bulk bit-wise operations at DRAM. They leverage analog operation of DRAM, and add some extra #162 - ISCA 2017 circuits to do bit-wise operations at row granularity. ### Strengths The idea of handling bit-wise operations in memory is interesting. ### Weaknesses Not motivated well. Not convinced the possible gains worth all the complexity. Not convinced if the proposal is applicable in real world applications that do bit-wise operations on different data granularity. ### Comments to authors - \* The paper lacks motivation. The authors talk about how common bit-wise operations are. However, they do not provide any stat on how often these operations are being used, and more importantly, on what data granularity. - \* Although bit-wise operations are common in some applications. they are not necessarily done at large granularity. For example, many applications do bit-wise operations at small 64-byte (or even smaller) entities. For such cases, this paper requires copying two whole rows to some temporary rows, and doing the operation on those rows. Please explain how you handle such cases, and what the benefits would be. - \* What happens if the user does bit-wise operation on two 8-byte data, and want to store it in a third block? - \* What happens if both operands are located in one row? - \* The main issue with this work is that it requires flushing blocks out of caches to do the bit-wise operations. Imagine you have blocks A and B in the cache, as discussed in section 6.2.3., the proposal would flush them out of caches (not sure how?), writes # ISCA 2017 Summary ### @A1 6 Mar 2017 This paper was discussed both online and at the PC meeting. Reviewers were uniformly positive about the novelty of the proposed Buddy-RAM design. However, reviewers were also concerned about the feasibility of the design. During the post-rebuttal and PC discussion, the main concerns raised were (1) the impact of process variation on the design's functional correctness; ### #162 - ISCA 2017 (2) the potential reliability issues that arise due to the lack of ECC/CRC mechanisms; and (3) the impact on DRAM testing cost. Specifically on point (1), some reviewers raised concerns about the limitations of the simulations performed to address variability: "Monte-Carlo cannot capture tail distribution of cell failures. Also Monte-Carlo cannot capture random correlated WID process variation issues (only some random uncorrelated variations)." Given these concerns, the PC ultimately decided to reject the paper. We hope that this feedback is useful in preparing a future version of the paper. # The Reviewer Accountability Problem # **Acknowle** gments We thank the reviewers of ISCA 2016/2017, MICRO 2016/2017, and HPCA 2017 for their valuable comments. We # MICRO 2017: Accepted ### Accepted **Submission (1837kE** 4 Apr 2017 11:33:57pm EDT · 7420f9f02c549bcca0dc6216a5e9887dffe0d422 **Revision (1852kE** 14 Jun 2017 4:16am EDT · 22f0d123a22cf04960928e0ac43d972b5a33a848 ### **▼**Abstract Many important applications trigger bitwise operations on large bit vectors (bulk bitwise operations). In fact, recent ### **▶** Authors V. Seshadri, D. Lee, T. Mullins, H. Hassan, A. Boroumand, J. Kim, M. Kozuch, O. Mutlu, P. Gibbons, T. Mowry [details] # PosResOve OveMer RevExp Nov PotImp WriQua ImpRev | Review #347A | 4 | 3 | 5 | 4 | 3 | 4 | 2 | |--------------|---|---|---|---|---|---|---| | Review #347B | 3 | 4 | 5 | 4 | 3 | 4 | 3 | | Review #347C | | 2 | 5 | 3 | 2 | 4 | 4 | | Review #347D | 3 | 4 | 4 | 4 | 4 | 4 | 2 | | Review #347E | 3 | 3 | 4 | 3 | 3 | 3 | 4 | | Review #347F | 3 | 2 | 4 | 3 | 3 | 4 | 1 | 1 Comment: Rebuttal Response (V. Seshadri) # Aside: A Recommended Book Raj Jain, "The Art of **Computer Systems** Performance Analysis," Wiley, 1991. WILEY ### DECISION MAKER'S GAMES Even if the performance analysis is correctly done and presented, it may not be enough to persuade your audience—the decision makers—to follow your recommendations. The list shown in Box 10.2 is a compilation of reasons for rejection heard at various performance analysis presentations. You can use the list by presenting it immediately and pointing out that the reason for rejection is not new and that the analysis deserves more consideration. Also, the list is helpful in getting the competing proposals rejected! There is no clear end of an analysis. Any analysis can be rejected simply on the grounds that the problem needs more analysis. This is the first reason listed in Box 10.2. The second most common reason for rejection of an analysis and for endless debate is the workload. Since workloads are always based on the past measurements, their applicability to the current or future environment can always be questioned. Actually workload is one of the four areas of discussion that lead a performance presentation into an endless debate. These "rat holes" and their relative sizes in terms of time consumed are shown in Figure 10.26. Presenting this cartoon at the beginning of a presentation helps to avoid these areas. Raj Jain, "The Art of Computer Systems Performance Analysis," Wiley, 1991. FIGURE 10.26 Four issues in performance presentations that commonly lead to endless discussion. # Box 10.2 Reasons for Not Accepting the Results of an Analysis - This needs more analysis. You need a better understanding of the workload. - You need a better that It improves performance only for long I/O's, packets, jobs, and files are short. - 4. It improves performance only for short I/O's, packets, jobs, and files, but who cares for the performance of short I/O's, packets, jobs, and files; its the long ones that impact the system. - 5. It needs too much memory/CPU/bandwidth and memory/CPU/bandwidth isn't free. - 6. It only saves us memory/CPU/bandwidth and memory/CPU/bandwidth is cheap. - 7. There is no point in making the networks (similarly, CPUs/disks/...) faster; our CPUs/disks (any component other than the one being discussed) aren't fast enough to use them. - 8. It improves the performance by a factor of x, but it doesn't really matter at the user level because everything else is so slow. - 9. It is going to increase the complexity and cost. - 10. Let us keep it simple stupid (and your idea is not stupid). - 11. It is not simple. (Simplicity is in the eyes of the beholder.) - 12. It requires too much state. - 13. Nobody has ever done that before. (You have a new idea.) - 14. It is not going to raise the price of our stock by even an eighth. (Nothing ever does, except rumors.) - 15. This will violate the IEEE, ANSI, CCITT, or ISO standard. - 16. It may violate some future standard. - 17. The standard says nothing about this and so it must not be important. - 18. Our competitors don't do it. If it was a good idea, they would have done it. - Our competition does it this way and you don't make money by copying others. - It will introduce randomness into the system and make debugging difficult. - 21. It is too deterministic; it may lead the system into a cycle. - 22. It's not interoperable. - 23. This impacts hardware. - 24. That's beyond today's technology. - 23. It is not soil. It ilinia. - 26. Why change—it's working OK. Raj Jain, "The Art of Computer Systems Performance Analysis," Wiley, 1991. # Suggestions to Reviewers - Be fair; you do not know it all - Be open-minded; you do not know it all - Be accepting of diverse research methods: there is no single way of doing research or writing papers - Be constructive, not destructive - Enable heterogeneity, but do **not** have double standards... # Do not block or delay scientific progress for non-reasons # Suggestion to Community # We Need to Fix the Reviewer Accountability Problem # Main Memory Needs Intelligent Controllers # Research Community Needs Accountable Reviewers # An Interview on Research and Education - Computing Research and Education (@ ISCA 2019) - https://www.youtube.com/watch?v=8ffSEKZhmvo&list=PL5Q2 soXY2Zi\_4oP9LdL3cc8G6NIjD2Ydz - Maurice Wilkes Award Speech (10 minutes) - https://www.youtube.com/watch?v=tcQ3zZ3JpuA&list=PL5Q2 soXY2Zi8D\_5MGV6EnXEJHnV2YFBJI&index=15 # More Thoughts and Suggestions Onur Mutlu, ## "Some Reflections (on DRAM)" Award Speech for <u>ACM SIGARCH Maurice Wilkes Award</u>, at the **ISCA** Awards Ceremony, Phoenix, AZ, USA, 25 June 2019. [Slides (pptx) (pdf)] [Video of Award Acceptance Speech (Youtube; 10 minutes) (Youku; 13 minutes)] [Video of Interview after Award Acceptance (Youtube; 1 hour 6 minutes) (Youku; 1 hour 6 minutes) [News Article on "ACM SIGARCH Maurice Wilkes Award goes to Prof. Onur Mutlu"] Onur Mutlu, # "How to Build an Impactful Research Group" 57th Design Automation Conference Early Career Workshop (DAC), Virtual, 19 July 2020. [Slides (pptx) (pdf)] # RowClone & Bitwise Ops in Real DRAM Chips # ComputeDRAM: In-Memory Compute Using Off-the-Shelf DRAMs Fei Gao feig@princeton.edu Department of Electrical Engineering Princeton University Georgios Tziantzioulis georgios.tziantzioulis@princeton.edu Department of Electrical Engineering Princeton University David Wentzlaff wentzlaf@princeton.edu Department of Electrical Engineering Princeton University # RowClone & Bitwise Ops in Real DRAM Chips MICRO-52, October 12-16, 2019, Columbus, OH, USA Gao et al. Figure 4: Timeline for a single bit of a column in a row copy operation. The data in $R_1$ is loaded to the bit-line, and overwrites $R_2$ . Figure 5: Logical AND in ComputeDRAM. $R_1$ is loaded with constant zero, and $R_2$ and $R_3$ store operands (0 and 1). The result (0 = 1 $\wedge$ 0) is finally set in all three rows. # Row Copy in ComputeDRAM ### Bitwise AND in ComputeDRAM ## Experimental Methodology Figure 9: (a) Schematic diagram of our testing framework. (b) Picture of our testbed. (c) Thermal picture when the DRAM is heated to 80 °C. # Experimental Methodology **Table 1: Evaluated DRAM modules** | Group ID: Vendor_Size_Freq(MHz) | Part Num | # Modules | |---------------------------------|-------------------|-----------| | SKhynix_2G_1333 | HMT325S6BFR8C-H9 | 6 | | SKhynix_4 | | 2 | | SKhynix_4 | | 2 | | SKhynix_4 | | 4 | | SKhynix_4 32 DD | R3 Modules | 2 | | Samsung_4 | | 2 | | Samsung_4 ~256 I | DRAM Chips | 2 | | Micron_2G | | 2 | | Micron_2G | | 2 | | Elpida_2G_1333 | EBJ21UE8BDS0-DJ-F | 2 | | Nanya_4G_1333 | NT4GC64B8HG0NS-CG | 2 | | TimeTec_4G_1333 | 78AP10NUS2R2-4G | 2 | | Corsair_4G_1333 | CMSA8GX3M2A1333C9 | 2 | ### **Proof of Concept** - How they test these memory modules: - $\Box$ Vary $T_1$ and $T_2$ , observe what happens. #### **SoftMC Experiment** - Select a random subarray - 2. Fill subarray with random data - 3. Issue ACT-PRE-ACTs with given $T_1 \& T_2$ - 4. Read out subarray - 5. Find out how many columns in a row support either operation - Row-wise success ratio ## **Proof of Concept** Each grid represents the success ratio of operations for a specific DDR3 module. # Pinatubo: RowClone and Bitwise Ops in PCM # Pinatubo: A Processing-in-Memory Architecture for Bulk Bitwise Operations in Emerging Non-volatile Memories Shuangchen Li<sup>1</sup>\*, Cong Xu<sup>2</sup>, Qiaosha Zou<sup>1,5</sup>, Jishen Zhao<sup>3</sup>, Yu Lu<sup>4</sup>, and Yuan Xie<sup>1</sup> University of California, Santa Barbara<sup>1</sup>, Hewlett Packard Labs<sup>2</sup> University of California, Santa Cruz<sup>3</sup>, Qualcomm Inc.<sup>4</sup>, Huawei Technologies Inc.<sup>5</sup> {shuangchenli, yuanxie}ece.ucsb.edu<sup>1</sup> # Pinatubo: RowClone and Bitwise Ops in PCM Figure 2: Overview: (a) Computing-centric approach, moving tons of data to CPU and write back. (b) The proposed Pinatubo architecture, performs *n*-row bitwise operations inside NVM in one step. Suggestion to Researchers: Principle: Passion # Follow Your Passion (Do not get derailed by naysayers) Suggestion to Researchers: Principle: Resilience # Be Resilient Principle: Learning and Scholarship # Focus on learning and scholarship Principle: Learning and Scholarship # The quality of your work defines your impact Principle: Work Hard # Work Hard to Enable Your Passion Principle: Good Mindset, Goals & Focus # You can make a good impact on the world ### Recommended Interview on Research & Education - Computing Research and Education (@ ISCA 2019) - https://www.youtube.com/watch?v=8ffSEKZhmvo&list=PL5Q2 soXY2Zi\_4oP9LdL3cc8G6NIjD2Ydz - Maurice Wilkes Award Speech (10 minutes) - https://www.youtube.com/watch?v=tcQ3zZ3JpuA&list=PL5Q2 soXY2Zi8D\_5MGV6EnXEJHnV2YFBJl&index=15 - Onur Mutlu, #### "Some Reflections (on DRAM)" Award Speech for <u>ACM SIGARCH Maurice Wilkes Award</u>, at the **ISCA** Awards Ceremony, Phoenix, AZ, USA, 25 June 2019. [Slides (pptx) (pdf)] [Video of Award Acceptance Speech (Youtube; 10 minutes) (Youku; 13 minutes)] [Video of Interview after Award Acceptance (Youtube; 1 hour 6 minutes) (Youku; 1 hour 6 minutes)] [News Article on "ACM SIGARCH Maurice Wilkes Award goes to Prof. Onur Mutlu"] ### Recommended Interview # A Talk on Impactful Research & Education # Suggested Reading # Richard Hamming "You and Your Research" Transcription of the Bell Communications Research Colloquium Seminar 7 March 1986 https://safari.ethz.ch/architecture/fall2021/lib/exe/fetch.php?media=youandyourresearch.pdf # Suggested Reading on Mindset & More If you really want to be a first-class scientist you need to know yourself, your weaknesses, your strengths, and your bad faults, like my egotism. How can you convert a fault to an asset? How can you convert a situation where you haven't got enough manpower to move into a direction when that's exactly what you need to do? I say again that I have seen, as I studied the history, the successful scientist changed the viewpoint and what was a defect became an asset. In summary, I claim that some of the reasons why so many people who have greatness within their grasp don't succeed are: they don't work on important problems, they don't become emotionally involved, they don't try and change what is difficult to some other situation which is easily done but is still important, and they keep giving themselves alibis why they don't. They keep saying that it is a matter of luck. I've told you how easy it is; furthermore I've told you how to reform. Therefore, go forth and become great scientists! # Computer Architecture Lecture 6b: Processing using Memory Prof. Onur Mutlu ETH Zürich Fall 2021 15 October 2021