User Tools

Site Tools


readings

Differences

This shows you the differences between two versions of the page.

Link to this comparison view

Both sides previous revisionPrevious revision
Next revision
Previous revision
Last revisionBoth sides next revision
readings [2021/07/05 12:31] – [Lecture 5 (05.03 Thu.)] jisparkreadings [2021/07/05 12:39] – [Lecture 10 (20.03 Fri.)] jispark
Line 182: Line 182:
   * D. Harris and S. Harris, "Chapters 2.9 and 3.5: Timing and Verification."   * D. Harris and S. Harris, "Chapters 2.9 and 3.5: Timing and Verification."
   * D. Harris and S. Harris, "Chapter 5: Digital Building Blocks." (Start)   * D. Harris and S. Harris, "Chapter 5: Digital Building Blocks." (Start)
- 
  
  
 ===== Lecture 8 (19.03 Fri.) ===== ===== Lecture 8 (19.03 Fri.) =====
  
-=== Required video lecture assignments (Lecture 7): ===+=== Required video lecture assignments (Lecture 8): ===
   * {{youtube>link:kgiZlSOcGFM| Onur Mutlu - Future Computing Architectures - ETH Zurich Inaugural Lecture - 15 May 2017}}   * {{youtube>link:kgiZlSOcGFM| Onur Mutlu - Future Computing Architectures - ETH Zurich Inaugural Lecture - 15 May 2017}}
   * {{youtube>link:mskTeNnf-i0| Onur Mutlu - Future Computing Platforms - ETH Zurich Inaugural Lecture - 24 Feb 2021}}   * {{youtube>link:mskTeNnf-i0| Onur Mutlu - Future Computing Platforms - ETH Zurich Inaugural Lecture - 24 Feb 2021}}
Line 260: Line 259:
  
  
-===== Lecture 6 (06.03 Fri.) ===== 
-=== Video lecture assignment (Lecture 5): === 
-  * {{youtube>link:0ks0PeaOUjE| Onur Mutlu - Design of Digital Circuits - Lecture 5. Combinational Logic II - ETH Zurich - Spring 2019.}} 
-  * {{youtube>link:ozs18ARNG6s| Onur Mutlu - Design of Digital Circuits - Lecture 6. Sequential Logic Design - ETH Zurich - Spring 2019.}} 
- 
-=== Reading assignments (Lecture 6): === 
-  * Y.N. Patt and S.J. Patel, "3 until 3.3: Combinational Logic." 
-  * D. Harris and S. Harris, "Chapter 2: Combinational Logic." 
-  * D. Harris and S. Harris, "Chapter 3: Sequential Logic." 
-  * D. Harris and S. Harris, "Chapter 4: Hardware Description Languages and Verilog." 
-  * D. Harris and S. Harris, "Chapters 2.9 and 3.5 + (start Chapter 5): Timing and Verification." 
-  * Y.N. Patt and S.J. Patel, "3.4 until end: Sequential Logic." 
- 
-=== Mentioned in Lecture 6: === 
-  * D. Harris and S. Harris, “Chapter 5: Digital Building Blocks.” (note: reading spans multiple lectures) 
- 
-===== Lecture 7a (12.03 Thu.) ===== 
-=== Video lecture assignment (Lecture 7a) : === 
-   * {{youtube>link:kgiZlSOcGFM| Onur Mutlu - Future Computing Architectures - ETH Zurich Inaugural Lecture   15 May 2017 }} 
- 
-=== Extra Assignment: Moore's Law (Lecture 7a)  === 
- {{gordon_moore_1965_article.pdf| G.E. Moore. "Cramming more components onto integrated circuits," Electronics magazine, 1965}} 
- 
-=== Reading assignments (Lecture 7a): ===  
- 
-  * D. Harris and S. Harris, "Chapters 2.9 and 3.5: Timing and Verification." 
-  * D. Harris and S. Harris, "Chapter 4: Hardware Description Languages." (Full) 
-  * D. Harris and S. Harris, "Chapter 5: Digital Building Blocks." (Start) 
-  * Y.N. Patt and S.J. Patel, Chapters 1-3 
- 
- 
-===== Lecture 7b (12.03 Thu.) ===== 
-=== Reading assignments (Lecture 7b): ===  
-  * D. Harris and S. Harris, "Chapters 2.9 and 3.5: Timing and Verification." 
-  * D. Harris and S. Harris, "Chapter 4: Hardware Description Languages." (Full) 
-  * D. Harris and S. Harris, "Chapter 5: Digital Building Blocks." (Start) 
-  * Y.N. Patt and S.J. Patel, Chapters 1-3 
- 
-===== Lecture 8 (13.03 Fri.) ===== 
-=== Reading assignments (Lecture 8): ===  
-  * D. Harris and S. Harris, “Chapters 2.9 and 3.5: Timing and Verification.” 
-  * D. Harris and S. Harris, “Chapter 4: Hardware Description Languages and Verilog.” 
-  * D. Harris and S. Harris, "Chapter 5: Digital Building Blocks." (Start) 
- 
-=== Suggested readings (Lecture 8): ===  
-  * {{Gronowski.pdf|P.E. Gronowski, W.J. Bowhill, R.P. Preston, M.K. Gowan, R.L. Allmon, "High-Performance Microprocessor Design," IEEE Journal of Solid-State Circuits 1998}} 
-  * {{GLSVLSI_10_Clock_mesh.pdf|A. Abdelhadi, R. Ginosar, A. Kolodny, E.G. Friedman, "Timing–Driven Variation–Aware Nonuniform Clock Mesh Synthesis," GLSVLSI 2010}} 
- 
-===== Lecture 9 (19.03 Thu.) ===== 
-=== Reading assignments (Lecture 9): ===  
-  * Y.N. Patt and S.J. Patel, “Chapter 4: The Von Neumann Model.” 
-  * Y.N. Patt and S.J. Patel, “Chapter 5: The LC-3.” 
-  * Y.N. Patt and S.J. Patel, “Chapter 6: Programming.” 
-  * {{pp-appendixa.pdf|Y.N. Patt and S.J. Patel, "Appendix A: The LC-3b ISA."}}  
-  * {{pp-appendixc.pdf|Y.N. Patt and S.J. Patel, "Appendix C: The Microarchitecture of the LC-3b, Basic Machine."}} 
-  * D. Harris and S. Harris, “Chapter 6: Architecture.” 
-  * D. Harris and S. Harris, “Appendix B: MIPS Instructions.” 
  
-=== Suggested readings (Lecture 9): ===  
-  * D. Harris and S. Harris, “Chapter 5: Digital Building Blocks.” (note: reading spans multiple lectures) 
  
-=== Mentioned in Lecture 9: === 
-  * {{preliminary_discussion_burks1946.pdf | A.W. Burks, H.H. Goldstein, J. von Neumann, “Preliminary Discussion of the Logical Design of an Electronic Computing Instrument,” The Origins of Digital Computers, 1946}} 
  
  
-===== Lecture 10 (20.03 Fri.) ===== 
-=== Reading assignments (Lecture 10): ===  
-     * Y.N. Patt and S.J. Patel, "Chapter 4: The Von Neumann Model"  
-     * Y.N. Patt and S.J. Patel, "Chapter 5: The LC-3"  
-     * Y.N. Patt and S.J. Patel, "Chapter 6: Programming" 
-     * Y.N. Patt and S.J. Patel, {{pp-appendixa.pdf|"Appendix A: The LC-3b ISA."}}  
-     * Y.N. Patt and S.J. Patel, {{pp-appendixc.pdf|"Appendix C: The Microarchitecture of the LC-3b, Basic Machine."}}  
-    * D. Harris and S. Harris, "Chapter 6: Architecture" 
-    * D. Harris and S. Harris, "Appendix B: MIPS Instructions" 
  
-=== Suggested readings (Lecture 10): ===  
-  * D. Harris and S. Harris, "Chapter 5: Digital Building Blocks" (especially 5.1, 5.2, 5.4, 5.5) 
  
 ===== Lecture 11 (26.03 Thu.) ===== ===== Lecture 11 (26.03 Thu.) =====
readings.txt · Last modified: 2021/07/05 12:39 by jispark